bolt/deps/llvm-18.1.8/llvm/test/CodeGen/LoongArch/lsx/intrinsic-ldrepl.ll

51 lines
1.5 KiB
LLVM
Raw Normal View History

2025-02-14 19:21:04 +01:00
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
declare <16 x i8> @llvm.loongarch.lsx.vldrepl.b(i8*, i32)
define <16 x i8> @lsx_vldrepl_b(i8* %p, i32 %b) nounwind {
; CHECK-LABEL: lsx_vldrepl_b:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vldrepl.b $vr0, $a0, 1
; CHECK-NEXT: ret
entry:
%res = call <16 x i8> @llvm.loongarch.lsx.vldrepl.b(i8* %p, i32 1)
ret <16 x i8> %res
}
declare <8 x i16> @llvm.loongarch.lsx.vldrepl.h(i8*, i32)
define <8 x i16> @lsx_vldrepl_h(i8* %p, i32 %b) nounwind {
; CHECK-LABEL: lsx_vldrepl_h:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vldrepl.h $vr0, $a0, 2
; CHECK-NEXT: ret
entry:
%res = call <8 x i16> @llvm.loongarch.lsx.vldrepl.h(i8* %p, i32 2)
ret <8 x i16> %res
}
declare <4 x i32> @llvm.loongarch.lsx.vldrepl.w(i8*, i32)
define <4 x i32> @lsx_vldrepl_w(i8* %p, i32 %b) nounwind {
; CHECK-LABEL: lsx_vldrepl_w:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vldrepl.w $vr0, $a0, 4
; CHECK-NEXT: ret
entry:
%res = call <4 x i32> @llvm.loongarch.lsx.vldrepl.w(i8* %p, i32 4)
ret <4 x i32> %res
}
declare <2 x i64> @llvm.loongarch.lsx.vldrepl.d(i8*, i32)
define <2 x i64> @lsx_vldrepl_d(i8* %p, i32 %b) nounwind {
; CHECK-LABEL: lsx_vldrepl_d:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vldrepl.d $vr0, $a0, 8
; CHECK-NEXT: ret
entry:
%res = call <2 x i64> @llvm.loongarch.lsx.vldrepl.d(i8* %p, i32 8)
ret <2 x i64> %res
}