// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK // REQUIRES: aarch64-registered-target #include #ifdef SVE_OVERLOADED_FORMS // A simple used,unused... macro, long enough to represent any SVE builtin. #define SVE_ACLE_FUNC(A1,A2_UNUSED,A3,A4_UNUSED) A1##A3 #else #define SVE_ACLE_FUNC(A1,A2,A3,A4) A1##A2##A3##A4 #endif // CHECK-LABEL: @test_svrshr_n_s8_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG]], [[TMP0]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_s8_zu10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG]], [[TMP0]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint8_t test_svrshr_n_s8_z(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s8_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG]], [[TMP0]], i32 8) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_s8_z_1u10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG]], [[TMP0]], i32 8) // CPP-CHECK-NEXT: ret [[TMP1]] // svint8_t test_svrshr_n_s8_z_1(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_z,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_s16_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s16_zu10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svint16_t test_svrshr_n_s16_z(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s16_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[TMP1]], i32 16) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s16_z_1u10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[TMP1]], i32 16) // CPP-CHECK-NEXT: ret [[TMP2]] // svint16_t test_svrshr_n_s16_z_1(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_z,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_s32_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s32_zu10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svint32_t test_svrshr_n_s32_z(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s32_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[TMP1]], i32 32) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s32_z_1u10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[TMP1]], i32 32) // CPP-CHECK-NEXT: ret [[TMP2]] // svint32_t test_svrshr_n_s32_z_1(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_z,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_s64_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s64_zu10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svint64_t test_svrshr_n_s64_z(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s64_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[TMP1]], i32 64) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s64_z_1u10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[TMP1]], i32 64) // CPP-CHECK-NEXT: ret [[TMP2]] // svint64_t test_svrshr_n_s64_z_1(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_z,)(pg, op1, 64); } // CHECK-LABEL: @test_svrshr_n_u8_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG]], [[TMP0]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_u8_zu10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG]], [[TMP0]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint8_t test_svrshr_n_u8_z(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u8_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG]], [[TMP0]], i32 8) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_u8_z_1u10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = select [[PG:%.*]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG]], [[TMP0]], i32 8) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint8_t test_svrshr_n_u8_z_1(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_z,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_u16_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u16_zu10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint16_t test_svrshr_n_u16_z(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u16_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[TMP1]], i32 16) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u16_z_1u10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[TMP1]], i32 16) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint16_t test_svrshr_n_u16_z_1(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_z,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_u32_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u32_zu10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint32_t test_svrshr_n_u32_z(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u32_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[TMP1]], i32 32) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u32_z_1u10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[TMP1]], i32 32) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint32_t test_svrshr_n_u32_z_1(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_z,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_u64_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[TMP1]], i32 1) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u64_zu10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[TMP1]], i32 1) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint64_t test_svrshr_n_u64_z(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_z,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u64_z_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[TMP1]], i32 64) // CHECK-NEXT: ret [[TMP2]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u64_z_1u10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = select [[TMP0]], [[OP1:%.*]], zeroinitializer // CPP-CHECK-NEXT: [[TMP2:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[TMP1]], i32 64) // CPP-CHECK-NEXT: ret [[TMP2]] // svuint64_t test_svrshr_n_u64_z_1(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_z,)(pg, op1, 64); } // CHECK-LABEL: @test_svrshr_n_s8_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_s8_mu10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP0]] // svint8_t test_svrshr_n_s8_m(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s8_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_s8_m_1u10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CPP-CHECK-NEXT: ret [[TMP0]] // svint8_t test_svrshr_n_s8_m_1(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_m,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_s16_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s16_mu10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svrshr_n_s16_m(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s16_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s16_m_1u10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svrshr_n_s16_m_1(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_m,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_s32_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s32_mu10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svrshr_n_s32_m(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s32_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s32_m_1u10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svrshr_n_s32_m_1(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_m,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_s64_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s64_mu10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svrshr_n_s64_m(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s64_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s64_m_1u10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svrshr_n_s64_m_1(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_m,)(pg, op1, 64); } // CHECK-LABEL: @test_svrshr_n_u8_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_u8_mu10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP0]] // svuint8_t test_svrshr_n_u8_m(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u8_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_u8_m_1u10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CPP-CHECK-NEXT: ret [[TMP0]] // svuint8_t test_svrshr_n_u8_m_1(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_m,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_u16_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u16_mu10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint16_t test_svrshr_n_u16_m(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u16_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u16_m_1u10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint16_t test_svrshr_n_u16_m_1(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_m,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_u32_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u32_mu10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint32_t test_svrshr_n_u32_m(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u32_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u32_m_1u10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint32_t test_svrshr_n_u32_m_1(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_m,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_u64_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u64_mu10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint64_t test_svrshr_n_u64_m(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_m,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u64_m_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u64_m_1u10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint64_t test_svrshr_n_u64_m_1(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_m,)(pg, op1, 64); } // CHECK-LABEL: @test_svrshr_n_s8_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_s8_xu10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP0]] // svint8_t test_svrshr_n_s8_x(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s8_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_s8_x_1u10__SVBool_tu10__SVInt8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CPP-CHECK-NEXT: ret [[TMP0]] // svint8_t test_svrshr_n_s8_x_1(svbool_t pg, svint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s8,_x,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_s16_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s16_xu10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svrshr_n_s16_x(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s16_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s16_x_1u10__SVBool_tu11__SVInt16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svrshr_n_s16_x_1(svbool_t pg, svint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s16,_x,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_s32_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s32_xu10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svrshr_n_s32_x(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s32_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s32_x_1u10__SVBool_tu11__SVInt32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svrshr_n_s32_x_1(svbool_t pg, svint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s32,_x,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_s64_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_s64_xu10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svrshr_n_s64_x(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_s64_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_s64_x_1u10__SVBool_tu11__SVInt64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.srshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svrshr_n_s64_x_1(svbool_t pg, svint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_s64,_x,)(pg, op1, 64); } // CHECK-LABEL: @test_svrshr_n_u8_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z18test_svrshr_n_u8_xu10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP0]] // svuint8_t test_svrshr_n_u8_x(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u8_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CHECK-NEXT: ret [[TMP0]] // // CPP-CHECK-LABEL: @_Z20test_svrshr_n_u8_x_1u10__SVBool_tu11__SVUint8_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv16i8( [[PG:%.*]], [[OP1:%.*]], i32 8) // CPP-CHECK-NEXT: ret [[TMP0]] // svuint8_t test_svrshr_n_u8_x_1(svbool_t pg, svuint8_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u8,_x,)(pg, op1, 8); } // CHECK-LABEL: @test_svrshr_n_u16_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u16_xu10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint16_t test_svrshr_n_u16_x(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u16_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u16_x_1u10__SVBool_tu12__SVUint16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv8i16( [[TMP0]], [[OP1:%.*]], i32 16) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint16_t test_svrshr_n_u16_x_1(svbool_t pg, svuint16_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u16,_x,)(pg, op1, 16); } // CHECK-LABEL: @test_svrshr_n_u32_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u32_xu10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint32_t test_svrshr_n_u32_x(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u32_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u32_x_1u10__SVBool_tu12__SVUint32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv4i32( [[TMP0]], [[OP1:%.*]], i32 32) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint32_t test_svrshr_n_u32_x_1(svbool_t pg, svuint32_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u32,_x,)(pg, op1, 32); } // CHECK-LABEL: @test_svrshr_n_u64_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z19test_svrshr_n_u64_xu10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 1) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint64_t test_svrshr_n_u64_x(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_x,)(pg, op1, 1); } // CHECK-LABEL: @test_svrshr_n_u64_x_1( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z21test_svrshr_n_u64_x_1u10__SVBool_tu12__SVUint64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.urshr.nxv2i64( [[TMP0]], [[OP1:%.*]], i32 64) // CPP-CHECK-NEXT: ret [[TMP1]] // svuint64_t test_svrshr_n_u64_x_1(svbool_t pg, svuint64_t op1) { return SVE_ACLE_FUNC(svrshr,_n_u64,_x,)(pg, op1, 64); }