; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve %s -o - | FileCheck %s define i32 @pfirst_16( %pg, %a) { ; CHECK-LABEL: pfirst_16: ; CHECK: // %bb.0: ; CHECK-NEXT: pfirst p1.b, p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.pfirst.nxv16i1( %pg, %a) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @pnext_2( %pg, %a) { ; CHECK-LABEL: pnext_2: ; CHECK: // %bb.0: ; CHECK-NEXT: pnext p1.d, p0, p1.d ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.pnext.nxv2i1( %pg, %a) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv2i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @pnext_4( %pg, %a) { ; CHECK-LABEL: pnext_4: ; CHECK: // %bb.0: ; CHECK-NEXT: pnext p1.s, p0, p1.s ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.pnext.nxv4i1( %pg, %a) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @pnext_8( %pg, %a) { ; CHECK-LABEL: pnext_8: ; CHECK: // %bb.0: ; CHECK-NEXT: pnext p1.h, p0, p1.h ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.pnext.nxv8i1( %pg, %a) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv8i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @pnext_16( %pg, %a) { ; CHECK-LABEL: pnext_16: ; CHECK: // %bb.0: ; CHECK-NEXT: pnext p1.b, p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.pnext.nxv16i1( %pg, %a) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } declare @llvm.aarch64.sve.pfirst.nxv16i1(, ) declare @llvm.aarch64.sve.pnext.nxv16i1(, ) declare @llvm.aarch64.sve.pnext.nxv8i1(, ) declare @llvm.aarch64.sve.pnext.nxv4i1(, ) declare @llvm.aarch64.sve.pnext.nxv2i1(, ) declare i1 @llvm.aarch64.sve.ptest.any.nxv16i1(, ) declare i1 @llvm.aarch64.sve.ptest.any.nxv8i1(, ) declare i1 @llvm.aarch64.sve.ptest.any.nxv4i1(, ) declare i1 @llvm.aarch64.sve.ptest.any.nxv2i1(, )