; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve2p1,+bf16 < %s | FileCheck %s ; ; LD1Q: vector base + unscaled offset ; e.g. ld1q { z0.q }, p0/z, [z0.d, x0] ; define @ld1q_gather_u64base_i8( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv16i8.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_i16( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_i32( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_i64( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_f16( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_f16: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_f32( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_f32: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_f64( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_f64: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64( %pg, %base, i64 %offset) ret %load } define @ld1q_gather_u64base_bf16( %pg, %base, i64 %offset) { ; CHECK-LABEL: ld1q_gather_u64base_bf16: ; CHECK: // %bb.0: ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64( %pg, %base, i64 %offset) ret %load } define @test_svdl1q_gather_u64offset_s8( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_s8: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv16i8( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_u8( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_u8: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv16i8( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_s16( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_s16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8i16( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_u16( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_u16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8i16( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_s32( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_s32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv4i32( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_u32( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_u32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv4i32( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_s64( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_s64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv2i64( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_u64( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_u64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv2i64( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_bf16( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_bf16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8bf16( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_f16( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_f16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8f16( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_f32( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_f32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv4f32( %pg, ptr %base, %off) ret %0 } define @test_svdl1q_gather_u64offset_f64( %pg, ptr %base, %off) { ; CHECK-LABEL: test_svdl1q_gather_u64offset_f64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv2f64( %pg, ptr %base, %off) ret %0 } declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv16i8.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv16i8(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8i16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv4i32(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv2i64(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8bf16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv8f16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv4f32(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.vector.offset.nxv2f64(, ptr, )