// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK // REQUIRES: aarch64-registered-target #include #ifdef SVE_OVERLOADED_FORMS // A simple used,unused... macro, long enough to represent any SVE builtin. #define SVE_ACLE_FUNC(A1,A2_UNUSED,A3,A4_UNUSED) A1##A3 #else #define SVE_ACLE_FUNC(A1,A2,A3,A4) A1##A2##A3##A4 #endif // CHECK-LABEL: @test_svlogb_f16_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f16_zu10__SVBool_tu13__SVFloat16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svlogb_f16_z(svbool_t pg, svfloat16_t op) { return SVE_ACLE_FUNC(svlogb,_f16,_z,)(pg, op); } // CHECK-LABEL: @test_svlogb_f32_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f32_zu10__SVBool_tu13__SVFloat32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svlogb_f32_z(svbool_t pg, svfloat32_t op) { return SVE_ACLE_FUNC(svlogb,_f32,_z,)(pg, op); } // CHECK-LABEL: @test_svlogb_f64_z( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f64_zu10__SVBool_tu13__SVFloat64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( zeroinitializer, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svlogb_f64_z(svbool_t pg, svfloat64_t op) { return SVE_ACLE_FUNC(svlogb,_f64,_z,)(pg, op); } // CHECK-LABEL: @test_svlogb_f16_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f16_mu11__SVInt16_tu10__SVBool_tu13__SVFloat16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svlogb_f16_m(svint16_t inactive, svbool_t pg, svfloat16_t op) { return SVE_ACLE_FUNC(svlogb,_f16,_m,)(inactive, pg, op); } // CHECK-LABEL: @test_svlogb_f32_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f32_mu11__SVInt32_tu10__SVBool_tu13__SVFloat32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svlogb_f32_m(svint32_t inactive, svbool_t pg, svfloat32_t op) { return SVE_ACLE_FUNC(svlogb,_f32,_m,)(inactive, pg, op); } // CHECK-LABEL: @test_svlogb_f64_m( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f64_mu11__SVInt64_tu10__SVBool_tu13__SVFloat64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( [[INACTIVE:%.*]], [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svlogb_f64_m(svint64_t inactive, svbool_t pg, svfloat64_t op) { return SVE_ACLE_FUNC(svlogb,_f64,_m,)(inactive, pg, op); } // CHECK-LABEL: @test_svlogb_f16_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( undef, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f16_xu10__SVBool_tu13__SVFloat16_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv8f16( undef, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint16_t test_svlogb_f16_x(svbool_t pg, svfloat16_t op) { return SVE_ACLE_FUNC(svlogb,_f16,_x,)(pg, op); } // CHECK-LABEL: @test_svlogb_f32_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( undef, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f32_xu10__SVBool_tu13__SVFloat32_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv4f32( undef, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint32_t test_svlogb_f32_x(svbool_t pg, svfloat32_t op) { return SVE_ACLE_FUNC(svlogb,_f32,_x,)(pg, op); } // CHECK-LABEL: @test_svlogb_f64_x( // CHECK-NEXT: entry: // CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( undef, [[TMP0]], [[OP:%.*]]) // CHECK-NEXT: ret [[TMP1]] // // CPP-CHECK-LABEL: @_Z17test_svlogb_f64_xu10__SVBool_tu13__SVFloat64_t( // CPP-CHECK-NEXT: entry: // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call @llvm.aarch64.sve.convert.from.svbool.nxv2i1( [[PG:%.*]]) // CPP-CHECK-NEXT: [[TMP1:%.*]] = tail call @llvm.aarch64.sve.flogb.nxv2f64( undef, [[TMP0]], [[OP:%.*]]) // CPP-CHECK-NEXT: ret [[TMP1]] // svint64_t test_svlogb_f64_x(svbool_t pg, svfloat64_t op) { return SVE_ACLE_FUNC(svlogb,_f64,_x,)(pg, op); }