; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s ; ; FABD ; define @fabd_h( %pg, %a, %b) { ; CHECK-LABEL: fabd_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fabd z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fabd.u.nxv8f16( %pg, %a, %b) ret %out } define @fabd_s( %pg, %a, %b) { ; CHECK-LABEL: fabd_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fabd z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fabd.u.nxv4f32( %pg, %a, %b) ret %out } define @fabd_d( %pg, %a, %b) { ; CHECK-LABEL: fabd_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fabd z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fabd.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FADD ; define @fadd_h( %pg, %a, %b) { ; CHECK-LABEL: fadd_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fadd z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fadd.u.nxv8f16( %pg, %a, %b) ret %out } define @fadd_s( %pg, %a, %b) { ; CHECK-LABEL: fadd_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fadd z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fadd.u.nxv4f32( %pg, %a, %b) ret %out } define @fadd_d( %pg, %a, %b) { ; CHECK-LABEL: fadd_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fadd z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fadd.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FDIV ; define @fdiv_h( %pg, %a, %b) { ; CHECK-LABEL: fdiv_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fdiv z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv8f16( %pg, %a, %b) ret %out } define @fdiv_s( %pg, %a, %b) { ; CHECK-LABEL: fdiv_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fdiv z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv4f32( %pg, %a, %b) ret %out } define @fdiv_d( %pg, %a, %b) { ; CHECK-LABEL: fdiv_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fdiv z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FDIVR ; define @fdivr_h( %pg, %a, %b) { ; CHECK-LABEL: fdivr_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fdivr z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv8f16( %pg, %b, %a) ret %out } define @fdivr_s( %pg, %a, %b) { ; CHECK-LABEL: fdivr_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fdivr z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv4f32( %pg, %b, %a) ret %out } define @fdivr_d( %pg, %a, %b) { ; CHECK-LABEL: fdivr_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fdivr z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fdiv.u.nxv2f64( %pg, %b, %a) ret %out } ; ; FMAD ; define @fmad_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fmad_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmad z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv8f16( %pg, %c, %a, %b) ret %out } define @fmad_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fmad_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmad z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv4f32( %pg, %c, %a, %b) ret %out } define @fmad_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fmad_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmad z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv2f64( %pg, %c, %a, %b) ret %out } ; ; FMAX ; define @fmax_h( %pg, %a, %b) { ; CHECK-LABEL: fmax_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmax z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmax.u.nxv8f16( %pg, %a, %b) ret %out } define @fmax_s( %pg, %a, %b) { ; CHECK-LABEL: fmax_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmax z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmax.u.nxv4f32( %pg, %a, %b) ret %out } define @fmax_d( %pg, %a, %b) { ; CHECK-LABEL: fmax_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmax z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmax.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FMAXNM ; define @fmaxnm_h( %pg, %a, %b) { ; CHECK-LABEL: fmaxnm_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmaxnm z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmaxnm.u.nxv8f16( %pg, %a, %b) ret %out } define @fmaxnm_s( %pg, %a, %b) { ; CHECK-LABEL: fmaxnm_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmaxnm z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmaxnm.u.nxv4f32( %pg, %a, %b) ret %out } define @fmaxnm_d( %pg, %a, %b) { ; CHECK-LABEL: fmaxnm_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmaxnm z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmaxnm.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FMIN ; define @fmin_h( %pg, %a, %b) { ; CHECK-LABEL: fmin_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmin z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmin.u.nxv8f16( %pg, %a, %b) ret %out } define @fmin_s( %pg, %a, %b) { ; CHECK-LABEL: fmin_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmin z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmin.u.nxv4f32( %pg, %a, %b) ret %out } define @fmin_d( %pg, %a, %b) { ; CHECK-LABEL: fmin_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmin z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmin.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FMINNM ; define @fminnm_h( %pg, %a, %b) { ; CHECK-LABEL: fminnm_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fminnm z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fminnm.u.nxv8f16( %pg, %a, %b) ret %out } define @fminnm_s( %pg, %a, %b) { ; CHECK-LABEL: fminnm_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fminnm z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fminnm.u.nxv4f32( %pg, %a, %b) ret %out } define @fminnm_d( %pg, %a, %b) { ; CHECK-LABEL: fminnm_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fminnm z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fminnm.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FMLA ; define @fmla_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fmla_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmla z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv8f16( %pg, %a, %b, %c) ret %out } define @fmla_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fmla_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmla z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv4f32( %pg, %a, %b, %c) ret %out } define @fmla_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fmla_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmla z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmla.u.nxv2f64( %pg, %a, %b, %c) ret %out } ; ; FMLS ; define @fmls_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fmls_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmls z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv8f16( %pg, %a, %b, %c) ret %out } define @fmls_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fmls_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmls z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv4f32( %pg, %a, %b, %c) ret %out } define @fmls_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fmls_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmls z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv2f64( %pg, %a, %b, %c) ret %out } ; ; FMSB ; define @fmsb_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fmsb_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmsb z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv8f16( %pg, %c, %a, %b) ret %out } define @fmsb_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fmsb_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmsb z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv4f32( %pg, %c, %a, %b) ret %out } define @fmsb_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fmsb_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmsb z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmls.u.nxv2f64( %pg, %c, %a, %b) ret %out } ; ; FMUL ; define @fmul_h( %pg, %a, %b) { ; CHECK-LABEL: fmul_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmul z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmul.u.nxv8f16( %pg, %a, %b) ret %out } define @fmul_s( %pg, %a, %b) { ; CHECK-LABEL: fmul_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmul z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmul.u.nxv4f32( %pg, %a, %b) ret %out } define @fmul_d( %pg, %a, %b) { ; CHECK-LABEL: fmul_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmul z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmul.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FMULX ; define @fmulx_h( %pg, %a, %b) { ; CHECK-LABEL: fmulx_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fmulx z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmulx.u.nxv8f16( %pg, %a, %b) ret %out } define @fmulx_s( %pg, %a, %b) { ; CHECK-LABEL: fmulx_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fmulx z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmulx.u.nxv4f32( %pg, %a, %b) ret %out } define @fmulx_d( %pg, %a, %b) { ; CHECK-LABEL: fmulx_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fmulx z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fmulx.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FNMAD ; define @fnmad_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmad_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmad z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv8f16( %pg, %c, %a, %b) ret %out } define @fnmad_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmad_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmad z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv4f32( %pg, %c, %a, %b) ret %out } define @fnmad_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmad_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmad z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv2f64( %pg, %c, %a, %b) ret %out } ; ; FNMLA ; define @fnmla_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmla_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmla z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv8f16( %pg, %a, %b, %c) ret %out } define @fnmla_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmla_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmla z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv4f32( %pg, %a, %b, %c) ret %out } define @fnmla_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmla_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmla z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmla.u.nxv2f64( %pg, %a, %b, %c) ret %out } ; ; FNMLS ; define @fnmls_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmls_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmls z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv8f16( %pg, %a, %b, %c) ret %out } define @fnmls_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmls_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmls z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv4f32( %pg, %a, %b, %c) ret %out } define @fnmls_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmls_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmls z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv2f64( %pg, %a, %b, %c) ret %out } ; ; FNMSB ; define @fnmsb_h( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmsb_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmsb z0.h, p0/m, z1.h, z2.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv8f16( %pg, %c, %a, %b) ret %out } define @fnmsb_s( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmsb_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmsb z0.s, p0/m, z1.s, z2.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv4f32( %pg, %c, %a, %b) ret %out } define @fnmsb_d( %pg, %a, %b, %c) { ; CHECK-LABEL: fnmsb_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fnmsb z0.d, p0/m, z1.d, z2.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fnmls.u.nxv2f64( %pg, %c, %a, %b) ret %out } ; ; FSUB ; define @fsub_h( %pg, %a, %b) { ; CHECK-LABEL: fsub_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fsub z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv8f16( %pg, %a, %b) ret %out } define @fsub_s( %pg, %a, %b) { ; CHECK-LABEL: fsub_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fsub z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv4f32( %pg, %a, %b) ret %out } define @fsub_d( %pg, %a, %b) { ; CHECK-LABEL: fsub_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fsub z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv2f64( %pg, %a, %b) ret %out } ; ; FSUBR ; define @fsubr_h( %pg, %a, %b) { ; CHECK-LABEL: fsubr_h: ; CHECK: // %bb.0: ; CHECK-NEXT: fsubr z0.h, p0/m, z0.h, z1.h ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv8f16( %pg, %b, %a) ret %out } define @fsubr_s( %pg, %a, %b) { ; CHECK-LABEL: fsubr_s: ; CHECK: // %bb.0: ; CHECK-NEXT: fsubr z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv4f32( %pg, %b, %a) ret %out } define @fsubr_d( %pg, %a, %b) { ; CHECK-LABEL: fsubr_d: ; CHECK: // %bb.0: ; CHECK-NEXT: fsubr z0.d, p0/m, z0.d, z1.d ; CHECK-NEXT: ret %out = call @llvm.aarch64.sve.fsub.u.nxv2f64( %pg, %b, %a) ret %out } declare @llvm.aarch64.sve.fabd.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fabd.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fabd.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fadd.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fadd.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fadd.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fdiv.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fdiv.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fdiv.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fmax.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fmax.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fmax.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fmaxnm.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fmaxnm.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fmaxnm.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fmin.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fmin.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fmin.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fminnm.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fminnm.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fminnm.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fmla.u.nxv8f16(, , , ) declare @llvm.aarch64.sve.fmla.u.nxv4f32(, , , ) declare @llvm.aarch64.sve.fmla.u.nxv2f64(, , , ) declare @llvm.aarch64.sve.fmls.u.nxv8f16(, , , ) declare @llvm.aarch64.sve.fmls.u.nxv4f32(, , , ) declare @llvm.aarch64.sve.fmls.u.nxv2f64(, , , ) declare @llvm.aarch64.sve.fmul.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fmul.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fmul.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fmulx.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fmulx.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fmulx.u.nxv2f64(, , ) declare @llvm.aarch64.sve.fnmla.u.nxv8f16(, , , ) declare @llvm.aarch64.sve.fnmla.u.nxv4f32(, , , ) declare @llvm.aarch64.sve.fnmla.u.nxv2f64(, , , ) declare @llvm.aarch64.sve.fnmls.u.nxv8f16(, , , ) declare @llvm.aarch64.sve.fnmls.u.nxv4f32(, , , ) declare @llvm.aarch64.sve.fnmls.u.nxv2f64(, , , ) declare @llvm.aarch64.sve.fsub.u.nxv8f16(, , ) declare @llvm.aarch64.sve.fsub.u.nxv4f32(, , ) declare @llvm.aarch64.sve.fsub.u.nxv2f64(, , )