; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s ; ; AND ; define @and_i8( %a) { ; CHECK-LABEL: and_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.b, z0.b, #0x7 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i8 7, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.and.u.nxv16i8( %pg, %a, %b) ret %out } define @and_i16( %a) { ; CHECK-LABEL: and_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.h, z0.h, #0xf0 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i16 240, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.and.u.nxv8i16( %pg, %a, %b) ret %out } define @and_i32( %a) { ; CHECK-LABEL: and_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.s, z0.s, #0xffff00 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i32 16776960, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.and.u.nxv4i32( %pg, %a, %b) ret %out } define @and_i64( %a) { ; CHECK-LABEL: and_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.d, z0.d, #0xfffc000000000000 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i64 18445618173802708992, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.and.u.nxv2i64( %pg, %a, %b) ret %out } ; ; BIC ; define @bic_i8( %a) { ; CHECK-LABEL: bic_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.b, z0.b, #0x1 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i8 254, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.bic.u.nxv16i8( %pg, %a, %b) ret %out } define @bic_i16( %a) { ; CHECK-LABEL: bic_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.h, z0.h, #0x1 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i16 65534, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.bic.u.nxv8i16( %pg, %a, %b) ret %out } define @bic_i32( %a) { ; CHECK-LABEL: bic_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.s, z0.s, #0xff0000ff ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i32 16776960, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.bic.u.nxv4i32( %pg, %a, %b) ret %out } define @bic_i64( %a) { ; CHECK-LABEL: bic_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: and z0.d, z0.d, #0x3ffffffffffff ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i64 18445618173802708992, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.bic.u.nxv2i64( %pg, %a, %b) ret %out } ; ; EOR ; define @eor_i8( %a) { ; CHECK-LABEL: eor_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: eor z0.b, z0.b, #0xf ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i8 15, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.eor.u.nxv16i8( %pg, %a, %b) ret %out } define @eor_i16( %a) { ; CHECK-LABEL: eor_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: eor z0.h, z0.h, #0xfc07 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i16 64519, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.eor.u.nxv8i16( %pg, %a, %b) ret %out } define @eor_i32( %a) { ; CHECK-LABEL: eor_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: eor z0.s, z0.s, #0xffff00 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i32 16776960, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.eor.u.nxv4i32( %pg, %a, %b) ret %out } define @eor_i64( %a) { ; CHECK-LABEL: eor_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: eor z0.d, z0.d, #0x1000000000000 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i64 281474976710656, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.eor.u.nxv2i64( %pg, %a, %b) ret %out } ; ; ORR ; define @orr_i8( %a) { ; CHECK-LABEL: orr_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.b, z0.b, #0x6 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i8 6, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.orr.u.nxv16i8( %pg, %a, %b) ret %out } define @orr_i16( %a) { ; CHECK-LABEL: orr_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.h, z0.h, #0x8001 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i16 32769, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.orr.u.nxv8i16( %pg, %a, %b) ret %out } define @orr_i32( %a) { ; CHECK-LABEL: orr_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.s, z0.s, #0xffff ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i32 65535, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.orr.u.nxv4i32( %pg, %a, %b) ret %out } define @orr_i64( %a) { ; CHECK-LABEL: orr_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.d, z0.d, #0x7ffc000000000000 ; CHECK-NEXT: ret %pg = shufflevector insertelement ( undef, i1 true, i32 0), undef, zeroinitializer %b = shufflevector insertelement ( undef, i64 9222246136947933184, i32 0), undef, zeroinitializer %out = call @llvm.aarch64.sve.orr.u.nxv2i64( %pg, %a, %b) ret %out } ; As orr_i32 but where pg is i8 based and thus compatible for i32. define @orr_i32_ptrue_all_b( %a) { ; CHECK-LABEL: orr_i32_ptrue_all_b: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.s, z0.s, #0xffff ; CHECK-NEXT: ret %pg.b = tail call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %pg.s = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( %pg.b) %b = tail call @llvm.aarch64.sve.dup.x.nxv4i32(i32 65535) %out = tail call @llvm.aarch64.sve.orr.u.nxv4i32( %pg.s, %a, %b) ret %out } ; As orr_i32 but where pg is i16 based and thus compatible for i32. define @orr_i32_ptrue_all_h( %a) { ; CHECK-LABEL: orr_i32_ptrue_all_h: ; CHECK: // %bb.0: ; CHECK-NEXT: orr z0.s, z0.s, #0xffff ; CHECK-NEXT: ret %pg.h = tail call @llvm.aarch64.sve.ptrue.nxv8i1(i32 31) %pg.b = tail call @llvm.aarch64.sve.convert.to.svbool.nxv8i1( %pg.h) %pg.s = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( %pg.b) %b = tail call @llvm.aarch64.sve.dup.x.nxv4i32(i32 65535) %out = tail call @llvm.aarch64.sve.orr.u.nxv4i32( %pg.s, %a, %b) ret %out } ; As orr_i32 but where pg is i64 based, which is not compatibile for i32 and ; thus inactive lanes are important and the immediate form cannot be used. define @orr_i32_ptrue_all_d( %a) { ; CHECK-LABEL: orr_i32_ptrue_all_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.d ; CHECK-NEXT: mov z1.s, #65535 // =0xffff ; CHECK-NEXT: orr z0.s, p0/m, z0.s, z1.s ; CHECK-NEXT: ret %pg.d = tail call @llvm.aarch64.sve.ptrue.nxv2i1(i32 31) %pg.b = tail call @llvm.aarch64.sve.convert.to.svbool.nxv2i1( %pg.d) %pg.s = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( %pg.b) %b = tail call @llvm.aarch64.sve.dup.x.nxv4i32(i32 65535) %out = tail call @llvm.aarch64.sve.orr.nxv4i32( %pg.s, %a, %b) ret %out } declare @llvm.aarch64.sve.and.u.nxv16i8(, , ) declare @llvm.aarch64.sve.and.u.nxv8i16(, , ) declare @llvm.aarch64.sve.and.u.nxv4i32(, , ) declare @llvm.aarch64.sve.and.u.nxv2i64(, , ) declare @llvm.aarch64.sve.bic.u.nxv16i8(, , ) declare @llvm.aarch64.sve.bic.u.nxv8i16(, , ) declare @llvm.aarch64.sve.bic.u.nxv4i32(, , ) declare @llvm.aarch64.sve.bic.u.nxv2i64(, , ) declare @llvm.aarch64.sve.eor.u.nxv16i8(, , ) declare @llvm.aarch64.sve.eor.u.nxv8i16(, , ) declare @llvm.aarch64.sve.eor.u.nxv4i32(, , ) declare @llvm.aarch64.sve.eor.u.nxv2i64(, , ) declare @llvm.aarch64.sve.orr.nxv4i32(, , ) declare @llvm.aarch64.sve.orr.u.nxv16i8(, , ) declare @llvm.aarch64.sve.orr.u.nxv8i16(, , ) declare @llvm.aarch64.sve.orr.u.nxv4i32(, , ) declare @llvm.aarch64.sve.orr.u.nxv2i64(, , ) declare @llvm.aarch64.sve.convert.from.svbool.nxv4i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv2i1() declare @llvm.aarch64.sve.convert.to.svbool.nxv4i1() declare @llvm.aarch64.sve.convert.to.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.to.svbool.nxv2i1() declare @llvm.aarch64.sve.dup.x.nxv4i32(i32) declare @llvm.aarch64.sve.ptrue.nxv16i1(i32) declare @llvm.aarch64.sve.ptrue.nxv8i1(i32) declare @llvm.aarch64.sve.ptrue.nxv4i1(i32) declare @llvm.aarch64.sve.ptrue.nxv2i1(i32)