; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s ; ; ST1H, ST1W, ST1D: base + 32-bit scaled offset, sign (sxtw) or zero ; (uxtw) extended to 64 bits. ; e.g. st1h { z0.d }, p0, [x0, z1.d, uxtw #1] ; ; ST1H define void @sst1h_s_uxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1h_s_uxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1h { z0.s }, p0, [x0, z1.s, uxtw #1] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4i16( %data_trunc, %pg, ptr %base, %indices) ret void } define void @sst1h_s_sxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1h_s_sxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1h { z0.s }, p0, [x0, z1.s, sxtw #1] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4i16( %data_trunc, %pg, ptr %base, %indices) ret void } define void @sst1h_d_uxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1h_d_uxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1h { z0.d }, p0, [x0, z1.d, uxtw #1] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i16( %data_trunc, %pg, ptr %base, %indices) ret void } define void @sst1h_d_sxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1h_d_sxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1h { z0.d }, p0, [x0, z1.d, sxtw #1] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i16( %data_trunc, %pg, ptr %base, %indices) ret void } ; ST1W define void @sst1w_s_uxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_s_uxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.s }, p0, [x0, z1.s, uxtw #2] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4i32( %data, %pg, ptr %base, %indices) ret void } define void @sst1w_s_sxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_s_sxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.s }, p0, [x0, z1.s, sxtw #2] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4i32( %data, %pg, ptr %base, %indices) ret void } define void @sst1w_d_uxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_d_uxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.d }, p0, [x0, z1.d, uxtw #2] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i32( %data_trunc, %pg, ptr %base, %indices) ret void } define void @sst1w_d_sxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_d_sxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.d }, p0, [x0, z1.d, sxtw #2] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i32( %data_trunc, %pg, ptr %base, %indices) ret void } define void @sst1w_s_uxtw_float( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_s_uxtw_float: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.s }, p0, [x0, z1.s, uxtw #2] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4f32( %data, %pg, ptr %base, %indices) ret void } define void @sst1w_s_sxtw_float( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1w_s_sxtw_float: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.s }, p0, [x0, z1.s, sxtw #2] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4f32( %data, %pg, ptr %base, %indices) ret void } ; ST1D define void @sst1d_d_uxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1d_d_uxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.d }, p0, [x0, z1.d, uxtw #3] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i64( %data, %pg, ptr %base, %indices) ret void } define void @sst1d_d_sxtw( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1d_d_sxtw: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.d }, p0, [x0, z1.d, sxtw #3] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i64( %data, %pg, ptr %base, %indices) ret void } define void @sst1d_d_uxtw_double( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1d_d_uxtw_double: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.d }, p0, [x0, z1.d, uxtw #3] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2f64( %data, %pg, ptr %base, %indices) ret void } define void @sst1d_d_sxtw_double( %data, %pg, ptr %base, %indices) { ; CHECK-LABEL: sst1d_d_sxtw_double: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.d }, p0, [x0, z1.d, sxtw #3] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2f64( %data, %pg, ptr %base, %indices) ret void } ; ST1H declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4i16(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i16(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4i16(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i16(, , ptr, ) ; ST1W declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4i32(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i32(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4i32(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i32(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv4f32(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv4f32(, , ptr, ) ; ST1D declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2i64(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2i64(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.sxtw.index.nxv2f64(, , ptr, ) declare void @llvm.aarch64.sve.st1.scatter.uxtw.index.nxv2f64(, , ptr, )