; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve --asm-verbose=false < %s | FileCheck %s ; 2-lane non-temporal load/stores define void @test_masked_ldst_sv2i64(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv2i64: ; CHECK-NEXT: ldnt1d { z[[DATA:[0-9]+]].d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: stnt1d { z[[DATA]].d }, p0, [x0, x1, lsl #3] ; CHECK-NEXT: ret %gep = getelementptr i64, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv2i64( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv2i64( %data, %mask, ptr %gep) ret void } define void @test_masked_ldst_sv2f64(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv2f64: ; CHECK-NEXT: ldnt1d { z[[DATA:[0-9]+]].d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: stnt1d { z[[DATA]].d }, p0, [x0, x1, lsl #3] ; CHECK-NEXT: ret %gep = getelementptr double, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv2f64( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv2f64( %data, %mask, ptr %gep) ret void } ; 4-lane non-temporal load/stores. define void @test_masked_ldst_sv4i32(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv4i32: ; CHECK-NEXT: ldnt1w { z[[DATA:[0-9]+]].s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: stnt1w { z[[DATA]].s }, p0, [x0, x1, lsl #2] ; CHECK-NEXT: ret %gep = getelementptr i32, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv4i32( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv4i32( %data, %mask, ptr %gep) ret void } define void @test_masked_ldst_sv4f32(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv4f32: ; CHECK-NEXT: ldnt1w { z[[DATA:[0-9]+]].s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: stnt1w { z[[DATA]].s }, p0, [x0, x1, lsl #2] ; CHECK-NEXT: ret %gep = getelementptr float, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv4f32( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv4f32( %data, %mask, ptr %gep) ret void } ; 8-lane non-temporal load/stores. define void @test_masked_ldst_sv8i16(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv8i16: ; CHECK-NEXT: ldnt1h { z[[DATA:[0-9]+]].h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: stnt1h { z[[DATA]].h }, p0, [x0, x1, lsl #1] ; CHECK-NEXT: ret %gep = getelementptr i16, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv8i16( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv8i16( %data, %mask, ptr %gep) ret void } define void @test_masked_ldst_sv8f16(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv8f16: ; CHECK-NEXT: ldnt1h { z[[DATA:[0-9]+]].h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: stnt1h { z[[DATA]].h }, p0, [x0, x1, lsl #1] ; CHECK-NEXT: ret %gep = getelementptr half, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv8f16( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv8f16( %data, %mask, ptr %gep) ret void } define void @test_masked_ldst_sv8bf16(ptr %base, %mask, i64 %offset) nounwind #0 { ; CHECK-LABEL: test_masked_ldst_sv8bf16: ; CHECK-NEXT: ldnt1h { z[[DATA:[0-9]+]].h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: stnt1h { z[[DATA]].h }, p0, [x0, x1, lsl #1] ; CHECK-NEXT: ret %gep = getelementptr bfloat, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv8bf16( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv8bf16( %data, %mask, ptr %gep) ret void } ; 16-lane non-temporal load/stores. define void @test_masked_ldst_sv16i8(ptr %base, %mask, i64 %offset) nounwind { ; CHECK-LABEL: test_masked_ldst_sv16i8: ; CHECK-NEXT: ldnt1b { z[[DATA:[0-9]+]].b }, p0/z, [x0, x1] ; CHECK-NEXT: stnt1b { z[[DATA]].b }, p0, [x0, x1] ; CHECK-NEXT: ret %gep = getelementptr i8, ptr %base, i64 %offset %data = call @llvm.aarch64.sve.ldnt1.nxv16i8( %mask, ptr %gep) call void @llvm.aarch64.sve.stnt1.nxv16i8( %data, %mask, ptr %gep) ret void } ; 2-element non-temporal loads. declare @llvm.aarch64.sve.ldnt1.nxv2i64(, ptr) declare @llvm.aarch64.sve.ldnt1.nxv2f64(, ptr) ; 4-element non-temporal loads. declare @llvm.aarch64.sve.ldnt1.nxv4i32(, ptr) declare @llvm.aarch64.sve.ldnt1.nxv4f32(, ptr) ; 8-element non-temporal loads. declare @llvm.aarch64.sve.ldnt1.nxv8i16(, ptr) declare @llvm.aarch64.sve.ldnt1.nxv8f16(, ptr) declare @llvm.aarch64.sve.ldnt1.nxv8bf16(, ptr) ; 16-element non-temporal loads. declare @llvm.aarch64.sve.ldnt1.nxv16i8(, ptr) ; 2-element non-temporal stores. declare void @llvm.aarch64.sve.stnt1.nxv2i64(, , ptr) declare void @llvm.aarch64.sve.stnt1.nxv2f64(, , ptr) ; 4-element non-temporal stores. declare void @llvm.aarch64.sve.stnt1.nxv4i32(, , ptr) declare void @llvm.aarch64.sve.stnt1.nxv4f32(, , ptr) ; 8-element non-temporal stores. declare void @llvm.aarch64.sve.stnt1.nxv8i16(, , ptr) declare void @llvm.aarch64.sve.stnt1.nxv8f16(, , ptr) declare void @llvm.aarch64.sve.stnt1.nxv8bf16(, , ptr) ; 16-element non-temporal stores. declare void @llvm.aarch64.sve.stnt1.nxv16i8(, , ptr) ; +bf16 is required for the bfloat version. attributes #0 = { "target-features"="+sve,+bf16" }