; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64 -mattr=+sve < %s -o - | FileCheck --check-prefix=SVE %s ; RUN: llc -mtriple=aarch64 -mattr=+sve2 < %s -o - | FileCheck --check-prefix=SVE2 %s define @eor3_nxv16i8_left( %0, %1, %2) { ; SVE-LABEL: eor3_nxv16i8_left: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv16i8_left: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z0.d, z0.d, z1.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %4, %2 ret %5 } define @eor3_nxv16i8_right( %0, %1, %2) { ; SVE-LABEL: eor3_nxv16i8_right: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z2.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv16i8_right: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %2, %4 ret %5 } define @eor3_nxv8i16_left( %0, %1, %2) { ; SVE-LABEL: eor3_nxv8i16_left: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv8i16_left: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z0.d, z0.d, z1.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %4, %2 ret %5 } define @eor3_nxv8i16_right( %0, %1, %2) { ; SVE-LABEL: eor3_nxv8i16_right: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z2.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv8i16_right: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %2, %4 ret %5 } define @eor3_nxv4i32_left( %0, %1, %2) { ; SVE-LABEL: eor3_nxv4i32_left: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv4i32_left: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z0.d, z0.d, z1.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %4, %2 ret %5 } define @eor3_nxv4i32_right( %0, %1, %2) { ; SVE-LABEL: eor3_nxv4i32_right: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z2.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv4i32_right: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %2, %4 ret %5 } define @eor3_nxv2i64_left( %0, %1, %2) { ; SVE-LABEL: eor3_nxv2i64_left: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv2i64_left: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z0.d, z0.d, z1.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %4, %2 ret %5 } define @eor3_nxv2i64_right( %0, %1, %2) { ; SVE-LABEL: eor3_nxv2i64_right: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z2.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_nxv2i64_right: ; SVE2: // %bb.0: ; SVE2-NEXT: eor3 z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %0, %1 %5 = xor %2, %4 ret %5 } define @eor3_vnot( %0, %1) { ; SVE-LABEL: eor3_vnot: ; SVE: // %bb.0: ; SVE-NEXT: eor z0.d, z0.d, z1.d ; SVE-NEXT: ret ; ; SVE2-LABEL: eor3_vnot: ; SVE2: // %bb.0: ; SVE2-NEXT: eor z0.d, z0.d, z1.d ; SVE2-NEXT: ret %3 = xor %0, zeroinitializer %4 = xor %3, %1 ret %4 }