; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple aarch64-eabi -mattr=+sve2 -o - | FileCheck --check-prefixes=CHECK,CHECK_NO_EXTEND_ROUND %s ; RUN: llc < %s -mtriple aarch64-eabi -mattr=+sve2 --combiner-vector-fcopysign-extend-round -o - | FileCheck --check-prefixes=CHECK,CHECK_EXTEND_ROUND %s target datalayout = "e-m:o-i64:64-i128:128-n32:64-S128" ;============ v2f32 define @test_copysign_v2f32_v2f32( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v2f32_v2f32: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z2.s, #0x7fffffff ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v2f32( %a, %b) ret %r } define @test_copysign_v2f32_v2f64( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v2f32_v2f64: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.d ; CHECK-NEXT: mov z2.s, #0x7fffffff ; CHECK-NEXT: fcvt z1.s, p0/m, z1.d ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %tmp0 = fptrunc %b to %r = call @llvm.copysign.v2f32( %a, %tmp0) ret %r } declare @llvm.copysign.v2f32( %a, %b) #0 ;============ v4f32 define @test_copysign_v4f32_v4f32( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v4f32_v4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z2.s, #0x7fffffff ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v4f32( %a, %b) ret %r } ; SplitVecOp #1 define @test_copysign_v4f32_v4f64( %a, %b) #0 { ; CHECK_NO_EXTEND_ROUND-LABEL: test_copysign_v4f32_v4f64: ; CHECK_NO_EXTEND_ROUND: // %bb.0: ; CHECK_NO_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z2.s, p0/m, z2.d ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z1.s, p0/m, z1.d ; CHECK_NO_EXTEND_ROUND-NEXT: uzp1 z1.s, z1.s, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: mov z2.s, #0x7fffffff ; CHECK_NO_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK_NO_EXTEND_ROUND-NEXT: ret ; ; CHECK_EXTEND_ROUND-LABEL: test_copysign_v4f32_v4f64: ; CHECK_EXTEND_ROUND: // %bb.0: ; CHECK_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_EXTEND_ROUND-NEXT: uunpkhi z3.d, z0.s ; CHECK_EXTEND_ROUND-NEXT: mov z4.s, #0x7fffffff ; CHECK_EXTEND_ROUND-NEXT: uunpklo z0.d, z0.s ; CHECK_EXTEND_ROUND-NEXT: fcvt z2.s, p0/m, z2.d ; CHECK_EXTEND_ROUND-NEXT: fcvt z1.s, p0/m, z1.d ; CHECK_EXTEND_ROUND-NEXT: bsl z3.d, z3.d, z2.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: uzp1 z0.s, z0.s, z3.s ; CHECK_EXTEND_ROUND-NEXT: ret %tmp0 = fptrunc %b to %r = call @llvm.copysign.v4f32( %a, %tmp0) ret %r } declare @llvm.copysign.v4f32( %a, %b) #0 ;============ v2f64 define @test_copysign_v2f64_v232( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v2f64_v232: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.d ; CHECK-NEXT: mov z2.d, #0x7fffffffffffffff ; CHECK-NEXT: fcvt z1.d, p0/m, z1.s ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %tmp0 = fpext %b to %r = call @llvm.copysign.v2f64( %a, %tmp0) ret %r } define @test_copysign_v2f64_v2f64( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v2f64_v2f64: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z2.d, #0x7fffffffffffffff ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v2f64( %a, %b) ret %r } declare @llvm.copysign.v2f64( %a, %b) #0 ;============ v4f64 ; SplitVecRes mismatched define @test_copysign_v4f64_v4f32( %a, %b) #0 { ; CHECK_NO_EXTEND_ROUND-LABEL: test_copysign_v4f64_v4f32: ; CHECK_NO_EXTEND_ROUND: // %bb.0: ; CHECK_NO_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_NO_EXTEND_ROUND-NEXT: uunpkhi z3.d, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: uunpklo z2.d, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: mov z4.d, #0x7fffffffffffffff ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z3.d, p0/m, z3.s ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z2.d, p0/m, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z2.d, z4.d ; CHECK_NO_EXTEND_ROUND-NEXT: bsl z1.d, z1.d, z3.d, z4.d ; CHECK_NO_EXTEND_ROUND-NEXT: ret ; ; CHECK_EXTEND_ROUND-LABEL: test_copysign_v4f64_v4f32: ; CHECK_EXTEND_ROUND: // %bb.0: ; CHECK_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_EXTEND_ROUND-NEXT: uunpkhi z3.d, z2.s ; CHECK_EXTEND_ROUND-NEXT: uunpklo z2.d, z2.s ; CHECK_EXTEND_ROUND-NEXT: mov z4.d, #0x7fffffffffffffff ; CHECK_EXTEND_ROUND-NEXT: fcvt z2.d, p0/m, z2.s ; CHECK_EXTEND_ROUND-NEXT: fcvt z3.d, p0/m, z3.s ; CHECK_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z2.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: bsl z1.d, z1.d, z3.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: ret %tmp0 = fpext %b to %r = call @llvm.copysign.v4f64( %a, %tmp0) ret %r } ; SplitVecRes same define @test_copysign_v4f64_v4f64( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v4f64_v4f64: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z4.d, #0x7fffffffffffffff ; CHECK-NEXT: bsl z0.d, z0.d, z2.d, z4.d ; CHECK-NEXT: bsl z1.d, z1.d, z3.d, z4.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v4f64( %a, %b) ret %r } declare @llvm.copysign.v4f64( %a, %b) #0 ;============ v4f16 define @test_copysign_v4f16_v4f16( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v4f16_v4f16: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z2.h, #32767 // =0x7fff ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v4f16( %a, %b) ret %r } define @test_copysign_v4f16_v4f32( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v4f16_v4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p0.s ; CHECK-NEXT: mov z2.h, #32767 // =0x7fff ; CHECK-NEXT: fcvt z1.h, p0/m, z1.s ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %tmp0 = fptrunc %b to %r = call @llvm.copysign.v4f16( %a, %tmp0) ret %r } define @test_copysign_v4f16_v4f64( %a, %b) #0 { ; CHECK_NO_EXTEND_ROUND-LABEL: test_copysign_v4f16_v4f64: ; CHECK_NO_EXTEND_ROUND: // %bb.0: ; CHECK_NO_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z2.h, p0/m, z2.d ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z1.h, p0/m, z1.d ; CHECK_NO_EXTEND_ROUND-NEXT: uzp1 z1.s, z1.s, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: mov z2.h, #32767 // =0x7fff ; CHECK_NO_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK_NO_EXTEND_ROUND-NEXT: ret ; ; CHECK_EXTEND_ROUND-LABEL: test_copysign_v4f16_v4f64: ; CHECK_EXTEND_ROUND: // %bb.0: ; CHECK_EXTEND_ROUND-NEXT: ptrue p0.d ; CHECK_EXTEND_ROUND-NEXT: uunpkhi z3.d, z0.s ; CHECK_EXTEND_ROUND-NEXT: mov z4.h, #32767 // =0x7fff ; CHECK_EXTEND_ROUND-NEXT: uunpklo z0.d, z0.s ; CHECK_EXTEND_ROUND-NEXT: fcvt z2.h, p0/m, z2.d ; CHECK_EXTEND_ROUND-NEXT: fcvt z1.h, p0/m, z1.d ; CHECK_EXTEND_ROUND-NEXT: bsl z3.d, z3.d, z2.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: uzp1 z0.s, z0.s, z3.s ; CHECK_EXTEND_ROUND-NEXT: ret %tmp0 = fptrunc %b to %r = call @llvm.copysign.v4f16( %a, %tmp0) ret %r } declare @llvm.copysign.v4f16( %a, %b) #0 ;============ v8f16 define @test_copysign_v8f16_v8f16( %a, %b) #0 { ; CHECK-LABEL: test_copysign_v8f16_v8f16: ; CHECK: // %bb.0: ; CHECK-NEXT: mov z2.h, #32767 // =0x7fff ; CHECK-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK-NEXT: ret %r = call @llvm.copysign.v8f16( %a, %b) ret %r } define @test_copysign_v8f16_v8f32( %a, %b) #0 { ; CHECK_NO_EXTEND_ROUND-LABEL: test_copysign_v8f16_v8f32: ; CHECK_NO_EXTEND_ROUND: // %bb.0: ; CHECK_NO_EXTEND_ROUND-NEXT: ptrue p0.s ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z2.h, p0/m, z2.s ; CHECK_NO_EXTEND_ROUND-NEXT: fcvt z1.h, p0/m, z1.s ; CHECK_NO_EXTEND_ROUND-NEXT: uzp1 z1.h, z1.h, z2.h ; CHECK_NO_EXTEND_ROUND-NEXT: mov z2.h, #32767 // =0x7fff ; CHECK_NO_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z2.d ; CHECK_NO_EXTEND_ROUND-NEXT: ret ; ; CHECK_EXTEND_ROUND-LABEL: test_copysign_v8f16_v8f32: ; CHECK_EXTEND_ROUND: // %bb.0: ; CHECK_EXTEND_ROUND-NEXT: ptrue p0.s ; CHECK_EXTEND_ROUND-NEXT: uunpkhi z3.s, z0.h ; CHECK_EXTEND_ROUND-NEXT: mov z4.h, #32767 // =0x7fff ; CHECK_EXTEND_ROUND-NEXT: uunpklo z0.s, z0.h ; CHECK_EXTEND_ROUND-NEXT: fcvt z2.h, p0/m, z2.s ; CHECK_EXTEND_ROUND-NEXT: fcvt z1.h, p0/m, z1.s ; CHECK_EXTEND_ROUND-NEXT: bsl z3.d, z3.d, z2.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: bsl z0.d, z0.d, z1.d, z4.d ; CHECK_EXTEND_ROUND-NEXT: uzp1 z0.h, z0.h, z3.h ; CHECK_EXTEND_ROUND-NEXT: ret %tmp0 = fptrunc %b to %r = call @llvm.copysign.v8f16( %a, %tmp0) ret %r } declare @llvm.copysign.v8f16( %a, %b) #0 attributes #0 = { nounwind }