; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s | FileCheck %s target triple = "aarch64-unknown-linux-gnu" ; URSRA define @ursra_i8( %a, %b) #0 { ; CHECK-LABEL: ursra_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ursra z0.b, z1.b, #1 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %shift = call @llvm.aarch64.sve.urshr.nxv16i8( %pg, %b, i32 1) %add = add %a, %shift ret %add } define @ursra_i16( %a, %b) #0 { ; CHECK-LABEL: ursra_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ursra z0.h, z1.h, #2 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv8i1(i32 31) %shift = call @llvm.aarch64.sve.urshr.nxv8i16( %pg, %b, i32 2) %add = add %a, %shift ret %add } define @ursra_i32( %a, %b) #0 { ; CHECK-LABEL: ursra_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ursra z0.s, z1.s, #3 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv4i1(i32 31) %shift = call @llvm.aarch64.sve.urshr.nxv4i32( %pg, %b, i32 3) %add = add %a, %shift ret %add } define @ursra_i64( %a, %b) #0 { ; CHECK-LABEL: ursra_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ursra z0.d, z1.d, #4 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv2i1(i32 31) %shift = call @llvm.aarch64.sve.urshr.nxv2i64( %pg, %b, i32 4) %add = add %a, %shift ret %add } ; SRSRA define @srsra_i8( %a, %b) #0 { ; CHECK-LABEL: srsra_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: srsra z0.b, z1.b, #1 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %shift = call @llvm.aarch64.sve.srshr.nxv16i8( %pg, %b, i32 1) %add = add %a, %shift ret %add } define @srsra_i16( %a, %b) #0 { ; CHECK-LABEL: srsra_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: srsra z0.h, z1.h, #2 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv8i1(i32 31) %shift = call @llvm.aarch64.sve.srshr.nxv8i16( %pg, %b, i32 2) %add = add %a, %shift ret %add } define @srsra_i32( %a, %b) #0 { ; CHECK-LABEL: srsra_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: srsra z0.s, z1.s, #3 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv4i1(i32 31) %shift = call @llvm.aarch64.sve.srshr.nxv4i32( %pg, %b, i32 3) %add = add %a, %shift ret %add } define @srsra_i64( %a, %b) #0 { ; CHECK-LABEL: srsra_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: srsra z0.d, z1.d, #4 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv2i1(i32 31) %shift = call @llvm.aarch64.sve.srshr.nxv2i64( %pg, %b, i32 4) %add = add %a, %shift ret %add } declare @llvm.aarch64.sve.ptrue.nxv16i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv8i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv4i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv2i1(i32 immarg) declare @llvm.aarch64.sve.urshr.nxv16i8(, , i32) declare @llvm.aarch64.sve.urshr.nxv8i16(, , i32) declare @llvm.aarch64.sve.urshr.nxv4i32(, , i32) declare @llvm.aarch64.sve.urshr.nxv2i64(, , i32) declare @llvm.aarch64.sve.srshr.nxv16i8(, , i32) declare @llvm.aarch64.sve.srshr.nxv8i16(, , i32) declare @llvm.aarch64.sve.srshr.nxv4i32(, , i32) declare @llvm.aarch64.sve.srshr.nxv2i64(, , i32) attributes #0 = { "target-features"="+sve,+sve2" }