; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3 ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve2p1,+bf16 < %s | FileCheck %s declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv16i8.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1q.gather.index.nxv4i32(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv8i16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv2i64(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv8bf16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv8f16(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv4f32(, ptr, ) declare @llvm.aarch64.sve.ld1q.gather.index.nxv2f64(, ptr, ) define @test_svld1q_gather_u64index_s16( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_s16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv8i16( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_u16( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_u16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv8i16( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_s32( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_s32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv4i32( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_u32( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_u32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv4i32( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_s64( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_s64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv2i64( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_u64( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_u64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv2i64( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_bf16( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_bf16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv8bf16( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_f16( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_f16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv8f16( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_f32( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_f32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv4f32( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64index_f64( %pg, ptr %base, %idx) { ; CHECK-LABEL: test_svld1q_gather_u64index_f64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl z0.d, z0.d, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ld1q.gather.index.nxv2f64( %pg, ptr %base, %idx) ret %0 } define @test_svld1q_gather_u64base_index_s16( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_s16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 1 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_u16( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_u16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 1 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_s32( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_s32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 2 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_u32( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_u32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 2 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_s64( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_s64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 3 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_u64( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_u64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 3 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_bf16( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_bf16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 1 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_f16( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_f16: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #1 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 1 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_f32( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_f32: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #2 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 2 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64( %pg, %base, i64 %0) ret %1 } define @test_svld1q_gather_u64base_index_f64( %pg, %base, i64 %idx) { ; CHECK-LABEL: test_svld1q_gather_u64base_index_f64: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: lsl x8, x0, #3 ; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8] ; CHECK-NEXT: ret entry: %0 = shl i64 %idx, 3 %1 = tail call @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64( %pg, %base, i64 %0) ret %1 }