; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 2 ; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve2p1 < %s | FileCheck %s ; ST1W define void @test_svst1wq_i32_ss( %zt, %pred, ptr %base, i64 %offset) { ; CHECK-LABEL: test_svst1wq_i32_ss: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.q }, p0, [x0, x1, lsl #2] ; CHECK-NEXT: ret %gep = getelementptr i32, ptr %base, i64 %offset call void @llvm.aarch64.sve.st1wq.nxv4i32( %zt, %pred, ptr %gep) ret void } define void @test_svst1wq_i32_si( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1wq_i32_si: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.q }, p0, [x0, #-8, mul vl] ; CHECK-NEXT: st1w { z0.q }, p0, [x0, #7, mul vl] ; CHECK-NEXT: ret %gep1 = getelementptr inbounds , * %base, i64 -8 call void @llvm.aarch64.sve.st1wq.nxv4i32( %zt, %pred, ptr %gep1) %gep2 = getelementptr inbounds , * %base, i64 7 call void @llvm.aarch64.sve.st1wq.nxv4i32( %zt, %pred, ptr %gep2) ret void } define void @test_svst1wq_i32_out_of_bound( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1wq_i32_out_of_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: addvl x8, x0, #2 ; CHECK-NEXT: st1w { z0.q }, p0, [x8] ; CHECK-NEXT: ret %gep = getelementptr inbounds , * %base, i64 8 call void @llvm.aarch64.sve.st1wq.nxv4i32( %zt, %pred, ptr %gep) ret void } define void @test_svst1wq_f32_ss( %zt, %pred, ptr %base, i64 %offset) { ; CHECK-LABEL: test_svst1wq_f32_ss: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.q }, p0, [x0, x1, lsl #2] ; CHECK-NEXT: ret %gep = getelementptr float, ptr %base, i64 %offset call void @llvm.aarch64.sve.st1wq.nxv4f32( %zt, %pred, ptr %gep) ret void } define void @test_svst1wq_f32_si( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1wq_f32_si: ; CHECK: // %bb.0: ; CHECK-NEXT: st1w { z0.q }, p0, [x0, #-8, mul vl] ; CHECK-NEXT: st1w { z0.q }, p0, [x0, #7, mul vl] ; CHECK-NEXT: ret %gep1 = getelementptr inbounds , * %base, i64 -8 call void @llvm.aarch64.sve.st1wq.nxv4f32( %zt, %pred, ptr %gep1) %gep2 = getelementptr inbounds , * %base, i64 7 call void @llvm.aarch64.sve.st1wq.nxv4f32( %zt, %pred, ptr %gep2) ret void } ; ST1D define void @test_svst1dq_i64_ss( %zt, %pred, ptr %base, i64 %offset) { ; CHECK-LABEL: test_svst1dq_i64_ss: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.q }, p0, [x0, x1, lsl #3] ; CHECK-NEXT: ret %gep = getelementptr i64, ptr %base, i64 %offset call void @llvm.aarch64.sve.st1dq.nxv2i64( %zt, %pred, ptr %gep) ret void } define void @test_svst1dq_i64_si( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1dq_i64_si: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.q }, p0, [x0, #-8, mul vl] ; CHECK-NEXT: st1d { z0.q }, p0, [x0, #7, mul vl] ; CHECK-NEXT: ret %gep1 = getelementptr inbounds , * %base, i64 -8 call void @llvm.aarch64.sve.st1dq.nxv2i64( %zt, %pred, ptr %gep1) %gep2 = getelementptr inbounds , * %base, i64 7 call void @llvm.aarch64.sve.st1dq.nxv2i64( %zt, %pred, ptr %gep2) ret void } define void @test_svst1dq_i64_out_of_bound( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1dq_i64_out_of_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: addvl x8, x0, #-5 ; CHECK-NEXT: st1d { z0.q }, p0, [x8] ; CHECK-NEXT: ret %gep = getelementptr inbounds , * %base, i64 -10 call void @llvm.aarch64.sve.st1dq.nxv2i64( %zt, %pred, ptr %gep) ret void } define void @test_svst1dq_f64_ss( %zt, %pred, ptr %base, i64 %offset) { ; CHECK-LABEL: test_svst1dq_f64_ss: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.q }, p0, [x0, x1, lsl #3] ; CHECK-NEXT: ret %gep = getelementptr double, ptr %base, i64 %offset call void @llvm.aarch64.sve.st1dq.nxv2f64( %zt, %pred, ptr %gep) ret void } define void @test_svst1dq_f64_si( %zt, %pred, * %base) { ; CHECK-LABEL: test_svst1dq_f64_si: ; CHECK: // %bb.0: ; CHECK-NEXT: st1d { z0.q }, p0, [x0, #-8, mul vl] ; CHECK-NEXT: st1d { z0.q }, p0, [x0, #7, mul vl] ; CHECK-NEXT: ret %gep1 = getelementptr inbounds , * %base, i64 -8 call void @llvm.aarch64.sve.st1dq.nxv2f64( %zt, %pred, ptr %gep1) %gep2 = getelementptr inbounds , * %base, i64 7 call void @llvm.aarch64.sve.st1dq.nxv2f64( %zt, %pred, ptr %gep2) ret void } declare void @llvm.aarch64.sve.st1wq.nxv4i32(, , ptr) declare void @llvm.aarch64.sve.st1wq.nxv4f32(, , ptr) declare void @llvm.aarch64.sve.st1dq.nxv2i64(, , ptr) declare void @llvm.aarch64.sve.st1dq.nxv2f64(, , ptr)