; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v \ ; RUN: -verify-machineinstrs | FileCheck %s ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v \ ; RUN: -verify-machineinstrs | FileCheck %s declare @llvm.riscv.vlm.nxv1i1(*, iXLen); define @intrinsic_vlm_v_nxv1i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv1i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv2i1(*, iXLen); define @intrinsic_vlm_v_nxv2i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv2i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv4i1(*, iXLen); define @intrinsic_vlm_v_nxv4i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv4i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv8i1(*, iXLen); define @intrinsic_vlm_v_nxv8i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv8i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv16i1(*, iXLen); define @intrinsic_vlm_v_nxv16i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv16i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv32i1(*, iXLen); define @intrinsic_vlm_v_nxv32i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv32i1(* %0, iXLen %1) ret %a } declare @llvm.riscv.vlm.nxv64i1(*, iXLen); define @intrinsic_vlm_v_nxv64i1(* %0, iXLen %1) nounwind { ; CHECK-LABEL: intrinsic_vlm_v_nxv64i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma ; CHECK-NEXT: vlm.v v0, (a0) ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vlm.nxv64i1(* %0, iXLen %1) ret %a }