; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s --mattr=+mve -o - | FileCheck %s target triple = "thumbv8.1m.main-none-none-eabi" ; Expected to not transform define arm_aapcs_vfpcc <2 x i16> @complex_add_v2i16(<2 x i16> %a, <2 x i16> %b) { ; CHECK-LABEL: complex_add_v2i16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov r0, s0 ; CHECK-NEXT: vmov r1, s6 ; CHECK-NEXT: vmov r2, s4 ; CHECK-NEXT: add r0, r1 ; CHECK-NEXT: vmov r1, s2 ; CHECK-NEXT: subs r1, r2, r1 ; CHECK-NEXT: vmov q0[2], q0[0], r1, r0 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <2 x i16> %a, <2 x i16> zeroinitializer, <1 x i32> %a.imag = shufflevector <2 x i16> %a, <2 x i16> zeroinitializer, <1 x i32> %b.real = shufflevector <2 x i16> %b, <2 x i16> zeroinitializer, <1 x i32> %b.imag = shufflevector <2 x i16> %b, <2 x i16> zeroinitializer, <1 x i32> %0 = sub <1 x i16> %b.real, %a.imag %1 = add <1 x i16> %b.imag, %a.real %interleaved.vec = shufflevector <1 x i16> %0, <1 x i16> %1, <2 x i32> ret <2 x i16> %interleaved.vec } ; Expected to not transform define arm_aapcs_vfpcc <4 x i16> @complex_add_v4i16(<4 x i16> %a, <4 x i16> %b) { ; CHECK-LABEL: complex_add_v4i16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vrev64.32 q2, q0 ; CHECK-NEXT: vmov r1, s6 ; CHECK-NEXT: vmov r0, s10 ; CHECK-NEXT: vrev64.32 q3, q1 ; CHECK-NEXT: vmov r2, s4 ; CHECK-NEXT: subs r0, r1, r0 ; CHECK-NEXT: vmov r1, s8 ; CHECK-NEXT: subs r1, r2, r1 ; CHECK-NEXT: vmov r2, s0 ; CHECK-NEXT: vmov q2[2], q2[0], r1, r0 ; CHECK-NEXT: vmov r0, s14 ; CHECK-NEXT: vmov r1, s2 ; CHECK-NEXT: add r0, r1 ; CHECK-NEXT: vmov r1, s12 ; CHECK-NEXT: add r1, r2 ; CHECK-NEXT: vmov q2[3], q2[1], r1, r0 ; CHECK-NEXT: vmov q0, q2 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <4 x i16> %a, <4 x i16> zeroinitializer, <2 x i32> %a.imag = shufflevector <4 x i16> %a, <4 x i16> zeroinitializer, <2 x i32> %b.real = shufflevector <4 x i16> %b, <4 x i16> zeroinitializer, <2 x i32> %b.imag = shufflevector <4 x i16> %b, <4 x i16> zeroinitializer, <2 x i32> %0 = sub <2 x i16> %b.real, %a.imag %1 = add <2 x i16> %b.imag, %a.real %interleaved.vec = shufflevector <2 x i16> %0, <2 x i16> %1, <4 x i32> ret <4 x i16> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <8 x i16> @complex_add_v8i16(<8 x i16> %a, <8 x i16> %b) { ; CHECK-LABEL: complex_add_v8i16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vcadd.i16 q0, q1, q0, #90 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <8 x i16> %a, <8 x i16> zeroinitializer, <4 x i32> %a.imag = shufflevector <8 x i16> %a, <8 x i16> zeroinitializer, <4 x i32> %b.real = shufflevector <8 x i16> %b, <8 x i16> zeroinitializer, <4 x i32> %b.imag = shufflevector <8 x i16> %b, <8 x i16> zeroinitializer, <4 x i32> %0 = sub <4 x i16> %b.real, %a.imag %1 = add <4 x i16> %b.imag, %a.real %interleaved.vec = shufflevector <4 x i16> %0, <4 x i16> %1, <8 x i32> ret <8 x i16> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <16 x i16> @complex_add_v16i16(<16 x i16> %a, <16 x i16> %b) { ; CHECK-LABEL: complex_add_v16i16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vcadd.i16 q0, q2, q0, #90 ; CHECK-NEXT: vcadd.i16 q1, q3, q1, #90 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <16 x i16> %a, <16 x i16> zeroinitializer, <8 x i32> %a.imag = shufflevector <16 x i16> %a, <16 x i16> zeroinitializer, <8 x i32> %b.real = shufflevector <16 x i16> %b, <16 x i16> zeroinitializer, <8 x i32> %b.imag = shufflevector <16 x i16> %b, <16 x i16> zeroinitializer, <8 x i32> %0 = sub <8 x i16> %b.real, %a.imag %1 = add <8 x i16> %b.imag, %a.real %interleaved.vec = shufflevector <8 x i16> %0, <8 x i16> %1, <16 x i32> ret <16 x i16> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <32 x i16> @complex_add_v32i16(<32 x i16> %a, <32 x i16> %b) { ; CHECK-LABEL: complex_add_v32i16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: .vsave {d8, d9} ; CHECK-NEXT: vpush {d8, d9} ; CHECK-NEXT: add r0, sp, #16 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #32 ; CHECK-NEXT: vcadd.i16 q0, q4, q0, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #48 ; CHECK-NEXT: vcadd.i16 q1, q4, q1, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #64 ; CHECK-NEXT: vcadd.i16 q2, q4, q2, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: vcadd.i16 q3, q4, q3, #90 ; CHECK-NEXT: vpop {d8, d9} ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <32 x i16> %a, <32 x i16> zeroinitializer, <16 x i32> %a.imag = shufflevector <32 x i16> %a, <32 x i16> zeroinitializer, <16 x i32> %b.real = shufflevector <32 x i16> %b, <32 x i16> zeroinitializer, <16 x i32> %b.imag = shufflevector <32 x i16> %b, <32 x i16> zeroinitializer, <16 x i32> %0 = sub <16 x i16> %b.real, %a.imag %1 = add <16 x i16> %b.imag, %a.real %interleaved.vec = shufflevector <16 x i16> %0, <16 x i16> %1, <32 x i32> ret <32 x i16> %interleaved.vec }