; NOTE: Assertions have been autogenerated by utils/update_analyze_test_checks.py ; RUN: opt -passes="print" 2>&1 -disable-output -mtriple=riscv64 -mattr=+v,+f,+d,+zfh,+zvfh < %s | FileCheck %s --check-prefixes=CHECK,GENERIC ; RUN: opt -passes="print" 2>&1 -disable-output -mtriple=riscv64 -mattr=+v,+f,+d,+zfh,+zvfh -riscv-v-vector-bits-max=256 < %s | FileCheck %s --check-prefixes=CHECK,MAX256 ; RUN: opt -passes="print" 2>&1 -disable-output -mtriple=riscv64 < %s | FileCheck %s --check-prefixes=CHECK,UNSUPPORTED define void @masked_scatter_aligned() { ; GENERIC-LABEL: 'masked_scatter_aligned' ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 4, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 2, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 128 for instruction: call void @llvm.masked.scatter.nxv64i8.nxv64p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32i8.nxv32p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i8.nxv16p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i8.nxv8p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i8.nxv4p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i8.nxv2p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i8.nxv1p0( undef, undef, i32 1, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 8, undef) ; GENERIC-NEXT: Cost Model: Found an estimated cost of 0 for instruction: ret void ; ; MAX256-LABEL: 'masked_scatter_aligned' ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 4, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 2, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 128 for instruction: call void @llvm.masked.scatter.nxv64i8.nxv64p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 64 for instruction: call void @llvm.masked.scatter.nxv32i8.nxv32p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 32 for instruction: call void @llvm.masked.scatter.nxv16i8.nxv16p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8i8.nxv8p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4i8.nxv4p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2i8.nxv2p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1i8.nxv1p0( undef, undef, i32 1, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 16 for instruction: call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 8 for instruction: call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 4 for instruction: call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 2 for instruction: call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 8, undef) ; MAX256-NEXT: Cost Model: Found an estimated cost of 0 for instruction: ret void ; ; UNSUPPORTED-LABEL: 'masked_scatter_aligned' ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 4, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 2, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv64i8.nxv64p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv32i8.nxv32p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16i8.nxv16p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i8.nxv8p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i8.nxv4p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i8.nxv2p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i8.nxv1p0( undef, undef, i32 1, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 8, undef) ; UNSUPPORTED-NEXT: Cost Model: Found an estimated cost of 0 for instruction: ret void ; call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 4, undef) call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv64i8.nxv64p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv32i8.nxv32p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv16i8.nxv16p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8i8.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4i8.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2i8.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1i8.nxv1p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 8, undef) call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 8, undef) ret void } define void @masked_scatter_unaligned() { ; CHECK-LABEL: 'masked_scatter_unaligned' ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 2, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Invalid cost for instruction: call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 1, undef) ; CHECK-NEXT: Cost Model: Found an estimated cost of 0 for instruction: ret void ; call void @llvm.masked.scatter.nxv8f64.nxv8p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv4f64.nxv4p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv2f64.nxv2p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv1f64.nxv1p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv16f32.nxv16p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv8f32.nxv8p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv4f32.nxv4p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv2f32.nxv2p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv1f32.nxv1p0( undef, undef, i32 2, undef) call void @llvm.masked.scatter.nxv32f16.nxv32p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv16f16.nxv16p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8f16.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4f16.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2f16.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1f16.nxv1p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8i64.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4i64.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2i64.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1i64.nxv1p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv16i32.nxv16p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8i32.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4i32.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2i32.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1i32.nxv1p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv32i16.nxv32p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv16i16.nxv16p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8i16.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4i16.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2i16.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1i16.nxv1p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv8p0.nxv8p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv4p0.nxv4p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv2p0.nxv2p0( undef, undef, i32 1, undef) call void @llvm.masked.scatter.nxv1p0.nxv1p0( undef, undef, i32 1, undef) ret void } declare void @llvm.masked.scatter.nxv8f64.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4f64.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2f64.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1f64.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv16f32.nxv16p0(, , i32, ) declare void @llvm.masked.scatter.nxv8f32.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4f32.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2f32.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1f32.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv32f16.nxv32p0(, , i32, ) declare void @llvm.masked.scatter.nxv16f16.nxv16p0(, , i32, ) declare void @llvm.masked.scatter.nxv8f16.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4f16.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2f16.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1f16.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv8i64.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4i64.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2i64.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1i64.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv16i32.nxv16p0(, , i32, ) declare void @llvm.masked.scatter.nxv8i32.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4i32.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2i32.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1i32.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv32i16.nxv32p0(, , i32, ) declare void @llvm.masked.scatter.nxv16i16.nxv16p0(, , i32, ) declare void @llvm.masked.scatter.nxv8i16.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4i16.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2i16.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1i16.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv64i8.nxv64p0(, , i32, ) declare void @llvm.masked.scatter.nxv32i8.nxv32p0(, , i32, ) declare void @llvm.masked.scatter.nxv16i8.nxv16p0(, , i32, ) declare void @llvm.masked.scatter.nxv8i8.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4i8.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2i8.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1i8.nxv1p0(, , i32, ) declare void @llvm.masked.scatter.nxv8p0.nxv8p0(, , i32, ) declare void @llvm.masked.scatter.nxv4p0.nxv4p0(, , i32, ) declare void @llvm.masked.scatter.nxv2p0.nxv2p0(, , i32, ) declare void @llvm.masked.scatter.nxv1p0.nxv1p0(, , i32, )