; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s ; Range testing for the immediate in the reg+imm(mulvl) addressing ; mode is done only for one instruction. The rest of the instrucions ; test only one immediate value in bound. define @ldnf1b( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %a) ret %load } define @ldnf1b_out_of_lower_bound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_out_of_lower_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: rdvl x8, #-9 ; CHECK-NEXT: add x8, x0, x8 ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x8] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 -9 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %base_scalar) ret %load } define @ldnf1b_lower_bound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_lower_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x0, #-8, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 -8 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %base_scalar) ret %load } define @ldnf1b_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %base_scalar) ret %load } define @ldnf1b_upper_bound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_upper_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %base_scalar) ret %load } define @ldnf1b_out_of_upper_bound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_out_of_upper_bound: ; CHECK: // %bb.0: ; CHECK-NEXT: rdvl x8, #8 ; CHECK-NEXT: add x8, x0, x8 ; CHECK-NEXT: ldnf1b { z0.b }, p0/z, [x8] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 8 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv16i8( %pg, ptr %base_scalar) ret %load } define @ldnf1b_h( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_h: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.h }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv8i8( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1b_h_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_h_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.h }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv8i8( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sb_h( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_h: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.h }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv8i8( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sb_h_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_h_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.h }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv8i8( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1h( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv8i16( %pg, ptr %a) ret %load } define @ldnf1h_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv8i16( %pg, ptr %base_scalar) ret %load } define @ldnf1h_f16( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_f16: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv8f16( %pg, ptr %a) ret %load } define @ldnf1h_bf16( %pg, ptr %a) #0 { ; CHECK-LABEL: ldnf1h_bf16: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv8bf16( %pg, ptr %a) ret %load } define @ldnf1h_f16_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_f16_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv8f16( %pg, ptr %base_scalar) ret %load } define @ldnf1h_bf16_inbound( %pg, ptr %a) #0 { ; CHECK-LABEL: ldnf1h_bf16_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.h }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv8bf16( %pg, ptr %base_scalar) ret %load } define @ldnf1b_s( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_s: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4i8( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1b_s_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_s_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4i8( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sb_s( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_s: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4i8( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sb_s_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_s_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4i8( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1h_s( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_s: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4i16( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1h_s_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_s_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4i16( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sh_s( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sh_s: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sh { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4i16( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sh_s_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sh_s_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sh { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4i16( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1w( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4i32( %pg, ptr %a) ret %load } define @ldnf1w_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4i32( %pg, ptr %base_scalar) ret %load } define @ldnf1w_f32( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w_f32: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.s }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv4f32( %pg, ptr %a) ret %load } define @ldnf1w_f32_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w_f32_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.s }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv4f32( %pg, ptr %base_scalar) ret %load } define @ldnf1b_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i8( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1b_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1b_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1b { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i8( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sb_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i8( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sb_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sb_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sb { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i8( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1h_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i16( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1h_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1h_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1h { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i16( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sh_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sh_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sh { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i16( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sh_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sh_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sh { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i16( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1w_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i32( %pg, ptr %a) %res = zext %load to ret %res } define @ldnf1w_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1w_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1w { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i32( %pg, ptr %base_scalar) %res = zext %load to ret %res } define @ldnf1sw_d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sw_d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sw { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i32( %pg, ptr %a) %res = sext %load to ret %res } define @ldnf1sw_d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1sw_d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1sw { z0.d }, p0/z, [x0, #7, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 7 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i32( %pg, ptr %base_scalar) %res = sext %load to ret %res } define @ldnf1d( %pg, ptr %a) { ; CHECK-LABEL: ldnf1d: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1d { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2i64( %pg, ptr %a) ret %load } define @ldnf1d_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1d_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1d { z0.d }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2i64( %pg, ptr %base_scalar) ret %load } define @ldnf1d_f64( %pg, ptr %a) { ; CHECK-LABEL: ldnf1d_f64: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1d { z0.d }, p0/z, [x0] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ldnf1.nxv2f64( %pg, ptr %a) ret %load } define @ldnf1d_f64_inbound( %pg, ptr %a) { ; CHECK-LABEL: ldnf1d_f64_inbound: ; CHECK: // %bb.0: ; CHECK-NEXT: ldnf1d { z0.d }, p0/z, [x0, #1, mul vl] ; CHECK-NEXT: ret %base = getelementptr , * %a, i64 1 %base_scalar = bitcast * %base to ptr %load = call @llvm.aarch64.sve.ldnf1.nxv2f64( %pg, ptr %base_scalar) ret %load } declare @llvm.aarch64.sve.ldnf1.nxv16i8(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv8i8(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv8i16(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv8f16(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv8bf16(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv4i8(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv4i16(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv4i32(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv4f32(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv2i8(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv2i16(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv2i32(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv2i64(, ptr) declare @llvm.aarch64.sve.ldnf1.nxv2f64(, ptr) ; +bf16 is required for the bfloat version. attributes #0 = { "target-features"="+sve,+bf16" }