; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-none-linux-gnu -mattr=+sve,+i8mm < %s -o - | FileCheck %s define @smmla( %r, %a, %b) nounwind { ; CHECK-LABEL: smmla: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: smmla z0.s, z1.b, z2.b ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.smmla.nxv4i32( %r, %a, %b) ret %val } define @ummla( %r, %a, %b) nounwind { ; CHECK-LABEL: ummla: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ummla z0.s, z1.b, z2.b ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.ummla.nxv4i32( %r, %a, %b) ret %val } define @usmmla( %r, %a, %b) nounwind { ; CHECK-LABEL: usmmla: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usmmla z0.s, z1.b, z2.b ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usmmla.nxv4i32( %r, %a, %b) ret %val } define @usdot( %r, %a, %b) nounwind { ; CHECK-LABEL: usdot: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usdot z0.s, z1.b, z2.b ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usdot.nxv4i32( %r, %a, %b) ret %val } define @usdot_lane_0( %r, %a, %b) nounwind { ; CHECK-LABEL: usdot_lane_0: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usdot z0.s, z1.b, z2.b[0] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usdot.lane.nxv4i32( %r, %a, %b, i32 0) ret %val } define @usdot_lane_1( %r, %a, %b) nounwind { ; CHECK-LABEL: usdot_lane_1: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usdot z0.s, z1.b, z2.b[1] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usdot.lane.nxv4i32( %r, %a, %b, i32 1) ret %val } define @usdot_lane_2( %r, %a, %b) nounwind { ; CHECK-LABEL: usdot_lane_2: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usdot z0.s, z1.b, z2.b[2] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usdot.lane.nxv4i32( %r, %a, %b, i32 2) ret %val } define @usdot_lane_3( %r, %a, %b) nounwind { ; CHECK-LABEL: usdot_lane_3: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: usdot z0.s, z1.b, z2.b[3] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.usdot.lane.nxv4i32( %r, %a, %b, i32 3) ret %val } define @sudot_lane_0( %r, %a, %b) nounwind { ; CHECK-LABEL: sudot_lane_0: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: sudot z0.s, z1.b, z2.b[0] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.sudot.lane.nxv4i32( %r, %a, %b, i32 0) ret %val } define @sudot_lane_1( %r, %a, %b) nounwind { ; CHECK-LABEL: sudot_lane_1: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: sudot z0.s, z1.b, z2.b[1] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.sudot.lane.nxv4i32( %r, %a, %b, i32 1) ret %val } define @sudot_lane_2( %r, %a, %b) nounwind { ; CHECK-LABEL: sudot_lane_2: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: sudot z0.s, z1.b, z2.b[2] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.sudot.lane.nxv4i32( %r, %a, %b, i32 2) ret %val } define @sudot_lane_3( %r, %a, %b) nounwind { ; CHECK-LABEL: sudot_lane_3: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: sudot z0.s, z1.b, z2.b[3] ; CHECK-NEXT: ret entry: %val = tail call @llvm.aarch64.sve.sudot.lane.nxv4i32( %r, %a, %b, i32 3) ret %val } declare @llvm.aarch64.sve.smmla.nxv4i32(, , ) declare @llvm.aarch64.sve.ummla.nxv4i32(, , ) declare @llvm.aarch64.sve.usmmla.nxv4i32(, , ) declare @llvm.aarch64.sve.usdot.nxv4i32(, , ) declare @llvm.aarch64.sve.usdot.lane.nxv4i32(, , , i32) declare @llvm.aarch64.sve.sudot.lane.nxv4i32(, , , i32)