; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64 -mattr=+sve < %s | FileCheck %s define void @sve_load_compare_store(ptr noalias nocapture noundef readonly %a, ptr noalias nocapture noundef %b) { ; CHECK-LABEL: sve_load_compare_store: ; CHECK: // %bb.0: // %entry ; CHECK-NEXT: ptrue p0.b ; CHECK-NEXT: ld1h { z0.s }, p0/z, [x0] ; CHECK-NEXT: cmphs p0.s, p0/z, z0.s, #0 ; CHECK-NEXT: st1b { z0.s }, p0, [x1] ; CHECK-NEXT: ret entry: %0 = tail call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %1 = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( %0) %2 = tail call @llvm.masked.load.nxv4i16.p0(ptr %a, i32 1, %1, zeroinitializer) %3 = zext %2 to %4 = tail call @llvm.aarch64.sve.cmphs.nxv4i32( %1, %3, zeroinitializer) %5 = tail call @llvm.aarch64.sve.convert.to.svbool.nxv4i1( %4) %6 = trunc %2 to tail call void @llvm.masked.store.nxv4i8.p0( %6, ptr %b, i32 1, %4) ret void } declare @llvm.aarch64.sve.ptrue.nxv16i1(i32 immarg) declare @llvm.aarch64.sve.convert.from.svbool.nxv4i1() declare @llvm.aarch64.sve.cmphs.nxv4i32(, , ) declare @llvm.aarch64.sve.convert.to.svbool.nxv4i1() declare i1 @llvm.aarch64.sve.ptest.any.nxv16i1(, ) declare @llvm.masked.load.nxv4i16.p0(ptr, i32 immarg, , ) declare void @llvm.masked.store.nxv4i8.p0(, ptr, i32 immarg, )