; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -enable-misched=false < %s | FileCheck %s target triple = "aarch64-linux-gnu" ; Tests that exercise various type legalisation scenarios for ISD::MSCATTER. ; Code generate the scenario where the offset vector type is illegal. define void @masked_scatter_nxv16i8( %data, ptr %base, %offsets, %mask) #0 { ; CHECK-LABEL: masked_scatter_nxv16i8: ; CHECK: // %bb.0: ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: sunpklo z2.h, z1.b ; CHECK-NEXT: uunpklo z4.h, z0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: sunpkhi z1.h, z1.b ; CHECK-NEXT: uunpkhi z0.h, z0.b ; CHECK-NEXT: sunpklo z3.s, z2.h ; CHECK-NEXT: uunpklo z5.s, z4.h ; CHECK-NEXT: sunpkhi z2.s, z2.h ; CHECK-NEXT: punpklo p2.h, p1.b ; CHECK-NEXT: punpkhi p1.h, p1.b ; CHECK-NEXT: st1b { z5.s }, p2, [x0, z3.s, sxtw] ; CHECK-NEXT: uunpkhi z3.s, z4.h ; CHECK-NEXT: st1b { z3.s }, p1, [x0, z2.s, sxtw] ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: sunpklo z2.s, z1.h ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: uunpklo z3.s, z0.h ; CHECK-NEXT: sunpkhi z1.s, z1.h ; CHECK-NEXT: uunpkhi z0.s, z0.h ; CHECK-NEXT: st1b { z3.s }, p1, [x0, z2.s, sxtw] ; CHECK-NEXT: st1b { z0.s }, p0, [x0, z1.s, sxtw] ; CHECK-NEXT: ret %ptrs = getelementptr i8, ptr %base, %offsets call void @llvm.masked.scatter.nxv16i8( %data, %ptrs, i32 1, %mask) ret void } define void @masked_scatter_nxv8i16( %data, ptr %base, %offsets, %mask) #0 { ; CHECK-LABEL: masked_scatter_nxv8i16: ; CHECK: // %bb.0: ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: sunpklo z2.s, z1.h ; CHECK-NEXT: uunpklo z3.s, z0.h ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: sunpkhi z1.s, z1.h ; CHECK-NEXT: uunpkhi z0.s, z0.h ; CHECK-NEXT: st1h { z3.s }, p1, [x0, z2.s, sxtw #1] ; CHECK-NEXT: st1h { z0.s }, p0, [x0, z1.s, sxtw #1] ; CHECK-NEXT: ret %ptrs = getelementptr i16, ptr %base, %offsets call void @llvm.masked.scatter.nxv8i16( %data, %ptrs, i32 1, %mask) ret void } define void @masked_scatter_nxv8bf16( %data, ptr %base, %offsets, %mask) #0 { ; CHECK-LABEL: masked_scatter_nxv8bf16: ; CHECK: // %bb.0: ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: sunpklo z2.s, z1.h ; CHECK-NEXT: uunpklo z3.s, z0.h ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: sunpkhi z1.s, z1.h ; CHECK-NEXT: uunpkhi z0.s, z0.h ; CHECK-NEXT: st1h { z3.s }, p1, [x0, z2.s, sxtw #1] ; CHECK-NEXT: st1h { z0.s }, p0, [x0, z1.s, sxtw #1] ; CHECK-NEXT: ret %ptrs = getelementptr bfloat, ptr %base, %offsets call void @llvm.masked.scatter.nxv8bf16( %data, %ptrs, i32 1, %mask) ret void } define void @masked_scatter_nxv8f32( %data, ptr %base, %indexes, %masks) #0 { ; CHECK-LABEL: masked_scatter_nxv8f32: ; CHECK: // %bb.0: ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: st1w { z0.s }, p1, [x0, z2.s, uxtw #2] ; CHECK-NEXT: st1w { z1.s }, p0, [x0, z3.s, uxtw #2] ; CHECK-NEXT: ret %ext = zext %indexes to %ptrs = getelementptr float, ptr %base, %ext call void @llvm.masked.scatter.nxv8f32( %data, %ptrs, i32 0, %masks) ret void } ; Code generate the worst case scenario when all vector types are illegal. define void @masked_scatter_nxv32i32( %data, ptr %base, %offsets, %mask) #0 { ; CHECK-LABEL: masked_scatter_nxv32i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ptrue p2.s ; CHECK-NEXT: ld1w { z24.s }, p2/z, [x1, #7, mul vl] ; CHECK-NEXT: ld1w { z25.s }, p2/z, [x1, #6, mul vl] ; CHECK-NEXT: ld1w { z26.s }, p2/z, [x1, #5, mul vl] ; CHECK-NEXT: ld1w { z27.s }, p2/z, [x1, #4, mul vl] ; CHECK-NEXT: ld1w { z28.s }, p2/z, [x1, #3, mul vl] ; CHECK-NEXT: ld1w { z29.s }, p2/z, [x1, #2, mul vl] ; CHECK-NEXT: ld1w { z30.s }, p2/z, [x1, #1, mul vl] ; CHECK-NEXT: ld1w { z31.s }, p2/z, [x1] ; CHECK-NEXT: punpklo p2.h, p0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: punpklo p3.h, p2.b ; CHECK-NEXT: punpkhi p2.h, p2.b ; CHECK-NEXT: st1w { z0.s }, p3, [x0, z31.s, sxtw #2] ; CHECK-NEXT: st1w { z1.s }, p2, [x0, z30.s, sxtw #2] ; CHECK-NEXT: punpklo p2.h, p0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: st1w { z2.s }, p2, [x0, z29.s, sxtw #2] ; CHECK-NEXT: st1w { z3.s }, p0, [x0, z28.s, sxtw #2] ; CHECK-NEXT: punpklo p0.h, p1.b ; CHECK-NEXT: punpklo p2.h, p0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: st1w { z4.s }, p2, [x0, z27.s, sxtw #2] ; CHECK-NEXT: st1w { z5.s }, p0, [x0, z26.s, sxtw #2] ; CHECK-NEXT: punpkhi p0.h, p1.b ; CHECK-NEXT: punpklo p1.h, p0.b ; CHECK-NEXT: punpkhi p0.h, p0.b ; CHECK-NEXT: st1w { z6.s }, p1, [x0, z25.s, sxtw #2] ; CHECK-NEXT: st1w { z7.s }, p0, [x0, z24.s, sxtw #2] ; CHECK-NEXT: ret %ptrs = getelementptr i32, ptr %base, %offsets call void @llvm.masked.scatter.nxv32i32( %data, %ptrs, i32 4, %mask) ret void } declare void @llvm.masked.scatter.nxv16i8(, , i32, ) declare void @llvm.masked.scatter.nxv8i16(, , i32, ) declare void @llvm.masked.scatter.nxv8f32(, , i32, ) declare void @llvm.masked.scatter.nxv8bf16(, , i32, ) declare void @llvm.masked.scatter.nxv32i32(, , i32, ) attributes #0 = { nounwind "target-features"="+sve,+bf16" }