; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve %s -o - | FileCheck %s ; ; Compares ; define i32 @cmphi_nxv16i8( %pg, %a, %b) { ; CHECK-LABEL: cmphi_nxv16i8: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.b, p0/z, z0.b, z1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.cmphi.nxv16i8( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @cmphi_nxv4i32( %pg, %a, %b) { ; CHECK-LABEL: cmphi_nxv4i32: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.s, p0/z, z0.s, z1.s ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.cmphi.nxv4i32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } ; ; Immediate Compares ; define i32 @cmphi_imm_nxv16i8( %pg, %a) { ; CHECK-LABEL: cmphi_imm_nxv16i8: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.b, p0/z, z0.b, #0 ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.cmphi.nxv16i8( %pg, %a, zeroinitializer) %2 = tail call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %3 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %2, %1) %conv = zext i1 %3 to i32 ret i32 %conv } ; ; Wide Compares ; define i32 @cmphi_wide_nxv16i8( %pg, %a, %b) { ; CHECK-LABEL: cmphi_wide_nxv16i8: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.b, p0/z, z0.b, z1.d ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.cmphi.wide.nxv16i8( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @cmphi_wide_nxv8i16( %pg, %a, %b) { ; CHECK-LABEL: cmphi_wide_nxv8i16: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.h, p0/z, z0.h, z1.d ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.convert.from.svbool.nxv8i1( %pg) %2 = tail call @llvm.aarch64.sve.cmphi.wide.nxv8i16( %1, %a, %b) %3 = tail call @llvm.aarch64.sve.convert.to.svbool.nxv8i1( %2) %4 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %3) %conv = zext i1 %4 to i32 ret i32 %conv } define i32 @cmphi_wide_nxv4i32( %pg, %a, %b) { ; CHECK-LABEL: cmphi_wide_nxv4i32: ; CHECK: // %bb.0: ; CHECK-NEXT: cmphi p0.s, p0/z, z0.s, z1.d ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.convert.from.svbool.nxv4i1( %pg) %2 = tail call @llvm.aarch64.sve.cmphi.wide.nxv4i32( %1, %a, %b) %3 = tail call @llvm.aarch64.sve.convert.to.svbool.nxv4i1( %2) %4 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv16i1( %pg, %3) %conv = zext i1 %4 to i32 ret i32 %conv } declare @llvm.aarch64.sve.cmphi.nxv4i32(, , ) declare @llvm.aarch64.sve.cmphi.nxv16i8(, , ) declare @llvm.aarch64.sve.cmphi.wide.nxv16i8(, , ) declare @llvm.aarch64.sve.cmphi.wide.nxv8i16(, , ) declare @llvm.aarch64.sve.cmphi.wide.nxv4i32(, , ) declare i1 @llvm.aarch64.sve.ptest.any.nxv4i1(, ) declare i1 @llvm.aarch64.sve.ptest.any.nxv16i1(, ) declare @llvm.aarch64.sve.ptrue.nxv16i1(i32) declare @llvm.aarch64.sve.convert.to.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.to.svbool.nxv4i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv4i1()