; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve %s -o - | FileCheck %s ; Ensure that the inactive lanes of p1 aren't zeroed, since the FP compare should do that for free. define i32 @fcmpeq_nxv4f32( %pg, %a, %b) { ; CHECK-LABEL: fcmpeq_nxv4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: fcmeq p1.s, p0/z, z0.s, z1.s ; CHECK-NEXT: ptest p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.fcmpeq.nxv4f32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @fcmpne_nxv4f32( %pg, %a, %b) { ; CHECK-LABEL: fcmpne_nxv4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: fcmne p1.s, p0/z, z0.s, z1.s ; CHECK-NEXT: ptest p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.fcmpne.nxv4f32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @fcmpge_nxv4f32( %pg, %a, %b) { ; CHECK-LABEL: fcmpge_nxv4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: fcmge p1.s, p0/z, z0.s, z1.s ; CHECK-NEXT: ptest p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.fcmpge.nxv4f32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @fcmpgt_nxv4f32( %pg, %a, %b) { ; CHECK-LABEL: fcmpgt_nxv4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: fcmgt p1.s, p0/z, z0.s, z1.s ; CHECK-NEXT: ptest p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.fcmpgt.nxv4f32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } define i32 @fcmpuo_nxv4f32( %pg, %a, %b) { ; CHECK-LABEL: fcmpuo_nxv4f32: ; CHECK: // %bb.0: ; CHECK-NEXT: fcmuo p1.s, p0/z, z0.s, z1.s ; CHECK-NEXT: ptest p0, p1.b ; CHECK-NEXT: cset w0, ne ; CHECK-NEXT: ret %1 = tail call @llvm.aarch64.sve.fcmpuo.nxv4f32( %pg, %a, %b) %2 = tail call i1 @llvm.aarch64.sve.ptest.any.nxv4i1( %pg, %1) %conv = zext i1 %2 to i32 ret i32 %conv } declare @llvm.aarch64.sve.fcmpeq.nxv4f32(, , ) declare @llvm.aarch64.sve.fcmpne.nxv4f32(, , ) declare @llvm.aarch64.sve.fcmpge.nxv4f32(, , ) declare @llvm.aarch64.sve.fcmpgt.nxv4f32(, , ) declare @llvm.aarch64.sve.fcmpuo.nxv4f32(, , ) declare @llvm.aarch64.sve.ptrue.nxv4i1(i32) declare i1 @llvm.aarch64.sve.ptest.any.nxv4i1(, ) declare @llvm.aarch64.sve.convert.to.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.to.svbool.nxv4i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv8i1() declare @llvm.aarch64.sve.convert.from.svbool.nxv4i1()