; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4 ; RUN: llc -mtriple=aarch64 -mattr=+sve < %s -o - | FileCheck --check-prefix=SVE %s ; RUN: llc -mtriple=aarch64 -mattr=+sve2 < %s -o - | FileCheck --check-prefix=SVE2 %s define @bcax_nxv2i64_1( %0, %1, %2) { ; SVE-LABEL: bcax_nxv2i64_1: ; SVE: // %bb.0: ; SVE-NEXT: bic z1.d, z2.d, z1.d ; SVE-NEXT: eor z0.d, z1.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv2i64_1: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z0.d, z0.d, z2.d, z1.d ; SVE2-NEXT: ret %4 = xor %1, splat (i64 -1) %5 = and %4, %2 %6 = xor %5, %0 ret %6 } define @bcax_nxv2i64_2( %0, %1, %2) { ; SVE-LABEL: bcax_nxv2i64_2: ; SVE: // %bb.0: ; SVE-NEXT: bic z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv2i64_2: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %1, splat (i64 -1) %5 = and %4, %0 %6 = xor %5, %2 ret %6 } define @bcax_nxv4i32_1( %0, %1, %2) { ; SVE-LABEL: bcax_nxv4i32_1: ; SVE: // %bb.0: ; SVE-NEXT: bic z1.d, z2.d, z1.d ; SVE-NEXT: eor z0.d, z1.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv4i32_1: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z0.d, z0.d, z2.d, z1.d ; SVE2-NEXT: ret %4 = xor %1, splat (i32 -1) %5 = and %4, %2 %6 = xor %5, %0 ret %6 } define @bcax_nxv4i32_2( %0, %1, %2) { ; SVE-LABEL: bcax_nxv4i32_2: ; SVE: // %bb.0: ; SVE-NEXT: bic z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv4i32_2: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %1, splat (i32 -1) %5 = and %4, %0 %6 = xor %5, %2 ret %6 } define @bcax_nxv8i16_1( %0, %1, %2) { ; SVE-LABEL: bcax_nxv8i16_1: ; SVE: // %bb.0: ; SVE-NEXT: bic z1.d, z2.d, z1.d ; SVE-NEXT: eor z0.d, z1.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv8i16_1: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z0.d, z0.d, z2.d, z1.d ; SVE2-NEXT: ret %4 = xor %1, splat (i16 -1) %5 = and %4, %2 %6 = xor %5, %0 ret %6 } define @bcax_nxv8i16_2( %0, %1, %2) { ; SVE-LABEL: bcax_nxv8i16_2: ; SVE: // %bb.0: ; SVE-NEXT: bic z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv8i16_2: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %1, splat (i16 -1) %5 = and %4, %0 %6 = xor %5, %2 ret %6 } define @bcax_nxv16i8_1( %0, %1, %2) { ; SVE-LABEL: bcax_nxv16i8_1: ; SVE: // %bb.0: ; SVE-NEXT: bic z1.d, z2.d, z1.d ; SVE-NEXT: eor z0.d, z1.d, z0.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv16i8_1: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z0.d, z0.d, z2.d, z1.d ; SVE2-NEXT: ret %4 = xor %1, splat (i8 -1) %5 = and %4, %2 %6 = xor %5, %0 ret %6 } define @bcax_nxv16i8_2( %0, %1, %2) { ; SVE-LABEL: bcax_nxv16i8_2: ; SVE: // %bb.0: ; SVE-NEXT: bic z0.d, z0.d, z1.d ; SVE-NEXT: eor z0.d, z0.d, z2.d ; SVE-NEXT: ret ; ; SVE2-LABEL: bcax_nxv16i8_2: ; SVE2: // %bb.0: ; SVE2-NEXT: bcax z2.d, z2.d, z0.d, z1.d ; SVE2-NEXT: mov z0.d, z2.d ; SVE2-NEXT: ret %4 = xor %1, splat (i8 -1) %5 = and %4, %0 %6 = xor %5, %2 ret %6 }