; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sme -verify-machineinstrs < %s | FileCheck %s define @psel_b( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_b: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.b[w12, 0] ; CHECK-NEXT: ret %res = call @llvm.aarch64.sve.psel.nxv16i1( %p1, %p2, i32 %idx) ret %res } define @psel_b_imm( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_b_imm: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.b[w12, 15] ; CHECK-NEXT: ret %add = add i32 %idx, 15 %res = call @llvm.aarch64.sve.psel.nxv16i1( %p1, %p2, i32 %add) ret %res } define @psel_h( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_h: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.h[w12, 0] ; CHECK-NEXT: ret %res = call @llvm.aarch64.sve.psel.nxv8i1( %p1, %p2, i32 %idx) ret %res } define @psel_h_imm( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_h_imm: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.h[w12, 7] ; CHECK-NEXT: ret %add = add i32 %idx, 7 %res = call @llvm.aarch64.sve.psel.nxv8i1( %p1, %p2, i32 %add) ret %res } define @psel_s( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_s: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.s[w12, 0] ; CHECK-NEXT: ret %res = call @llvm.aarch64.sve.psel.nxv4i1( %p1, %p2, i32 %idx) ret %res } define @psel_s_imm( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_s_imm: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.s[w12, 3] ; CHECK-NEXT: ret %add = add i32 %idx, 3 %res = call @llvm.aarch64.sve.psel.nxv4i1( %p1, %p2, i32 %add) ret %res } define @psel_d( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_d: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.d[w12, 0] ; CHECK-NEXT: ret %res = call @llvm.aarch64.sve.psel.nxv2i1( %p1, %p2, i32 %idx) ret %res } define @psel_d_imm( %p1, %p2, i32 %idx) { ; CHECK-LABEL: psel_d_imm: ; CHECK: // %bb.0: ; CHECK-NEXT: mov w12, w0 ; CHECK-NEXT: psel p0, p0, p1.d[w12, 1] ; CHECK-NEXT: ret %add = add i32 %idx, 1 %res = call @llvm.aarch64.sve.psel.nxv2i1( %p1, %p2, i32 %add) ret %res } declare @llvm.aarch64.sve.psel.nxv16i1(, , i32) declare @llvm.aarch64.sve.psel.nxv8i1(, , i32) declare @llvm.aarch64.sve.psel.nxv4i1(, , i32) declare @llvm.aarch64.sve.psel.nxv2i1(, , i32)