; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s | FileCheck %s target triple = "aarch64-unknown-linux-gnu" ; USRA define @usra_i8( %a, %b) #0 { ; CHECK-LABEL: usra_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.b, z1.b, #1 ; CHECK-NEXT: ret %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = lshr %b, %splat %add = add %a, %shift ret %add } define @usra_i16( %a, %b) #0 { ; CHECK-LABEL: usra_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.h, z1.h, #2 ; CHECK-NEXT: ret %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = lshr %b, %splat %add = add %a, %shift ret %add } define @usra_i32( %a, %b) #0 { ; CHECK-LABEL: usra_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.s, z1.s, #3 ; CHECK-NEXT: ret %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = lshr %b, %splat %add = add %a, %shift ret %add } define @usra_i64( %a, %b) #0 { ; CHECK-LABEL: usra_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.d, z1.d, #4 ; CHECK-NEXT: ret %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = lshr %b, %splat %add = add %a, %shift ret %add } define @usra_intr_i8( %a, %b) #0 { ; CHECK-LABEL: usra_intr_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.b, z1.b, #1 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv16i8( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_i16( %a, %b) #0 { ; CHECK-LABEL: usra_intr_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.h, z1.h, #2 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv8i1(i32 31) %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv8i16( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_i32( %a, %b) #0 { ; CHECK-LABEL: usra_intr_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.s, z1.s, #3 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv4i1(i32 31) %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv4i32( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_i64( %a, %b) #0 { ; CHECK-LABEL: usra_intr_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.d, z1.d, #4 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv2i1(i32 31) %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv2i64( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_u_i8( %pg, %a, %b) #0 { ; CHECK-LABEL: usra_intr_u_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.b, z1.b, #1 ; CHECK-NEXT: ret %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv16i8( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_u_i16( %pg, %a, %b) #0 { ; CHECK-LABEL: usra_intr_u_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.h, z1.h, #2 ; CHECK-NEXT: ret %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv8i16( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_u_i32( %pg, %a, %b) #0 { ; CHECK-LABEL: usra_intr_u_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.s, z1.s, #3 ; CHECK-NEXT: ret %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv4i32( %pg, %b, %splat) %add = add %a, %shift ret %add } define @usra_intr_u_i64( %pg, %a, %b) #0 { ; CHECK-LABEL: usra_intr_u_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: usra z0.d, z1.d, #4 ; CHECK-NEXT: ret %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.lsr.u.nxv2i64( %pg, %b, %splat) %add = add %a, %shift ret %add } ; SSRA define @ssra_i8( %a, %b) #0 { ; CHECK-LABEL: ssra_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.b, z1.b, #1 ; CHECK-NEXT: ret %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = ashr %b, %splat %add = add %a, %shift ret %add } define @ssra_i16( %a, %b) #0 { ; CHECK-LABEL: ssra_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.h, z1.h, #2 ; CHECK-NEXT: ret %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = ashr %b, %splat %add = add %a, %shift ret %add } define @ssra_i32( %a, %b) #0 { ; CHECK-LABEL: ssra_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.s, z1.s, #3 ; CHECK-NEXT: ret %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = ashr %b, %splat %add = add %a, %shift ret %add } define @ssra_i64( %a, %b) #0 { ; CHECK-LABEL: ssra_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.d, z1.d, #4 ; CHECK-NEXT: ret %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = ashr %b, %splat %add = add %a, %shift ret %add } define @ssra_intr_i8( %a, %b) #0 { ; CHECK-LABEL: ssra_intr_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.b, z1.b, #1 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv16i1(i32 31) %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv16i8( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_i16( %a, %b) #0 { ; CHECK-LABEL: ssra_intr_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.h, z1.h, #2 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv8i1(i32 31) %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv8i16( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_i32( %a, %b) #0 { ; CHECK-LABEL: ssra_intr_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.s, z1.s, #3 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv4i1(i32 31) %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv4i32( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_i64( %a, %b) #0 { ; CHECK-LABEL: ssra_intr_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.d, z1.d, #4 ; CHECK-NEXT: ret %pg = call @llvm.aarch64.sve.ptrue.nxv2i1(i32 31) %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv2i64( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_u_i8( %pg, %a, %b) #0 { ; CHECK-LABEL: ssra_intr_u_i8: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.b, z1.b, #1 ; CHECK-NEXT: ret %ins = insertelement poison, i8 1, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv16i8( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_u_i16( %pg, %a, %b) #0 { ; CHECK-LABEL: ssra_intr_u_i16: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.h, z1.h, #2 ; CHECK-NEXT: ret %ins = insertelement poison, i16 2, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv8i16( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_u_i32( %pg, %a, %b) #0 { ; CHECK-LABEL: ssra_intr_u_i32: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.s, z1.s, #3 ; CHECK-NEXT: ret %ins = insertelement poison, i32 3, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv4i32( %pg, %b, %splat) %add = add %a, %shift ret %add } define @ssra_intr_u_i64( %pg, %a, %b) #0 { ; CHECK-LABEL: ssra_intr_u_i64: ; CHECK: // %bb.0: ; CHECK-NEXT: ssra z0.d, z1.d, #4 ; CHECK-NEXT: ret %ins = insertelement poison, i64 4, i32 0 %splat = shufflevector %ins, poison, zeroinitializer %shift = call @llvm.aarch64.sve.asr.u.nxv2i64( %pg, %b, %splat) %add = add %a, %shift ret %add } declare @llvm.aarch64.sve.ptrue.nxv16i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv8i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv4i1(i32 immarg) declare @llvm.aarch64.sve.ptrue.nxv2i1(i32 immarg) declare @llvm.aarch64.sve.lsr.u.nxv16i8(, , ) declare @llvm.aarch64.sve.lsr.u.nxv8i16(, , ) declare @llvm.aarch64.sve.lsr.u.nxv4i32(, , ) declare @llvm.aarch64.sve.lsr.u.nxv2i64(, , ) declare @llvm.aarch64.sve.asr.u.nxv16i8(, , ) declare @llvm.aarch64.sve.asr.u.nxv8i16(, , ) declare @llvm.aarch64.sve.asr.u.nxv4i32(, , ) declare @llvm.aarch64.sve.asr.u.nxv2i64(, , ) attributes #0 = { "target-features"="+sve,+sve2" }