; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=avr -march=avr -verify-machineinstrs | FileCheck %s ; Optimize for speed. define i8 @shift_i8_i8_speed(i8 %a, i8 %b) { ; CHECK-LABEL: shift_i8_i8_speed: ; CHECK: ; %bb.0: ; CHECK-NEXT: dec r22 ; CHECK-NEXT: brmi .LBB0_2 ; CHECK-NEXT: .LBB0_1: ; =>This Inner Loop Header: Depth=1 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: dec r22 ; CHECK-NEXT: brpl .LBB0_1 ; CHECK-NEXT: .LBB0_2: ; CHECK-NEXT: ret %result = shl i8 %a, %b ret i8 %result } ; Optimize for size (producing slightly smaller code). define i8 @shift_i8_i8_size(i8 %a, i8 %b) optsize { ; CHECK-LABEL: shift_i8_i8_size: ; CHECK: ; %bb.0: ; CHECK-NEXT: .LBB1_1: ; =>This Inner Loop Header: Depth=1 ; CHECK-NEXT: dec r22 ; CHECK-NEXT: brmi .LBB1_3 ; CHECK-NEXT: ; %bb.2: ; in Loop: Header=BB1_1 Depth=1 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: rjmp .LBB1_1 ; CHECK-NEXT: .LBB1_3: ; CHECK-NEXT: ret %result = shl i8 %a, %b ret i8 %result } define i16 @shift_i16_i16(i16 %a, i16 %b) { ; CHECK-LABEL: shift_i16_i16: ; CHECK: ; %bb.0: ; CHECK-NEXT: dec r22 ; CHECK-NEXT: brmi .LBB2_2 ; CHECK-NEXT: .LBB2_1: ; =>This Inner Loop Header: Depth=1 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: rol r25 ; CHECK-NEXT: dec r22 ; CHECK-NEXT: brpl .LBB2_1 ; CHECK-NEXT: .LBB2_2: ; CHECK-NEXT: ret %result = shl i16 %a, %b ret i16 %result } define i64 @shift_i64_i64(i64 %a, i64 %b) { ; CHECK-LABEL: shift_i64_i64: ; CHECK: ; %bb.0: ; CHECK-NEXT: push r16 ; CHECK-NEXT: push r17 ; CHECK-NEXT: mov r30, r10 ; CHECK-NEXT: mov r31, r11 ; CHECK-NEXT: cpi r30, 0 ; CHECK-NEXT: breq .LBB3_3 ; CHECK-NEXT: ; %bb.1: ; %shift.loop.preheader ; CHECK-NEXT: mov r27, r1 ; CHECK-NEXT: mov r16, r1 ; CHECK-NEXT: mov r17, r1 ; CHECK-NEXT: .LBB3_2: ; %shift.loop ; CHECK-NEXT: ; =>This Inner Loop Header: Depth=1 ; CHECK-NEXT: mov r31, r21 ; CHECK-NEXT: lsl r31 ; CHECK-NEXT: mov r26, r1 ; CHECK-NEXT: rol r26 ; CHECK-NEXT: lsl r22 ; CHECK-NEXT: rol r23 ; CHECK-NEXT: rol r24 ; CHECK-NEXT: rol r25 ; CHECK-NEXT: or r24, r16 ; CHECK-NEXT: or r25, r17 ; CHECK-NEXT: or r22, r26 ; CHECK-NEXT: or r23, r27 ; CHECK-NEXT: lsl r18 ; CHECK-NEXT: rol r19 ; CHECK-NEXT: rol r20 ; CHECK-NEXT: rol r21 ; CHECK-NEXT: dec r30 ; CHECK-NEXT: cpi r30, 0 ; CHECK-NEXT: brne .LBB3_2 ; CHECK-NEXT: .LBB3_3: ; %shift.done ; CHECK-NEXT: pop r17 ; CHECK-NEXT: pop r16 ; CHECK-NEXT: ret %result = shl i64 %a, %b ret i64 %result } define i8 @lsl_i8_1(i8 %a) { ; CHECK-LABEL: lsl_i8_1: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: ret %res = shl i8 %a, 1 ret i8 %res } define i8 @lsl_i8_2(i8 %a) { ; CHECK-LABEL: lsl_i8_2: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: ret %res = shl i8 %a, 2 ret i8 %res } define i8 @lsl_i8_3(i8 %a) { ; CHECK-LABEL: lsl_i8_3: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: ret %res = shl i8 %a, 3 ret i8 %res } define i8 @lsl_i8_4(i8 %a) { ; CHECK-LABEL: lsl_i8_4: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, -16 ; CHECK-NEXT: ret %res = shl i8 %a, 4 ret i8 %res } define i8 @lsl_i8_5(i8 %a) { ; CHECK-LABEL: lsl_i8_5: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, -16 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: ret %res = shl i8 %a, 5 ret i8 %res } define i8 @lsl_i8_6(i8 %a) { ; CHECK-LABEL: lsl_i8_6: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, -16 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: ret %res = shl i8 %a, 6 ret i8 %res } define i8 @lsr_i8_1(i8 %a) { ; CHECK-LABEL: lsr_i8_1: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %res = lshr i8 %a, 1 ret i8 %res } define i8 @lsr_i8_2(i8 %a) { ; CHECK-LABEL: lsr_i8_2: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %res = lshr i8 %a, 2 ret i8 %res } define i8 @lsr_i8_3(i8 %a) { ; CHECK-LABEL: lsr_i8_3: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %res = lshr i8 %a, 3 ret i8 %res } define i8 @lsr_i8_4(i8 %a) { ; CHECK-LABEL: lsr_i8_4: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: ret %res = lshr i8 %a, 4 ret i8 %res } define i8 @lsr_i8_5(i8 %a) { ; CHECK-LABEL: lsr_i8_5: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %res = lshr i8 %a, 5 ret i8 %res } define i8 @lsr_i8_6(i8 %a) { ; CHECK-LABEL: lsr_i8_6: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %res = lshr i8 %a, 6 ret i8 %res } define i8 @lsl_i8_7(i8 %a) { ; CHECK-LABEL: lsl_i8_7: ; CHECK: ; %bb.0: ; CHECK-NEXT: ror r24 ; CHECK-NEXT: clr r24 ; CHECK-NEXT: ror r24 ; CHECK-NEXT: ret %result = shl i8 %a, 7 ret i8 %result } define i8 @lsr_i8_7(i8 %a) { ; CHECK-LABEL: lsr_i8_7: ; CHECK: ; %bb.0: ; CHECK-NEXT: rol r24 ; CHECK-NEXT: clr r24 ; CHECK-NEXT: rol r24 ; CHECK-NEXT: ret %result = lshr i8 %a, 7 ret i8 %result } define i8 @asr_i8_6(i8 %a) { ; CHECK-LABEL: asr_i8_6: ; CHECK: ; %bb.0: ; CHECK-NEXT: bst r24, 6 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: sbc r24, r24 ; CHECK-NEXT: bld r24, 0 ; CHECK-NEXT: ret %result = ashr i8 %a, 6 ret i8 %result } define i8 @asr_i8_7(i8 %a) { ; CHECK-LABEL: asr_i8_7: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: sbc r24, r24 ; CHECK-NEXT: ret %result = ashr i8 %a, 7 ret i8 %result } define i16 @lsl_i16_5(i16 %a) { ; CHECK-LABEL: lsl_i16_5: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r25 ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r25, 240 ; CHECK-NEXT: eor r25, r24 ; CHECK-NEXT: andi r24, 240 ; CHECK-NEXT: eor r25, r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: rol r25 ; CHECK-NEXT: ret %result = shl i16 %a, 5 ret i16 %result } define i16 @lsl_i16_6(i16 %a, i16 %b, i16 %c, i16 %d, i16 %e, i16 %f) { ; CHECK-LABEL: lsl_i16_6: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r14 ; CHECK-NEXT: mov r25, r15 ; CHECK-NEXT: swap r25 ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r25, 240 ; CHECK-NEXT: eor r25, r24 ; CHECK-NEXT: andi r24, 240 ; CHECK-NEXT: eor r25, r24 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: rol r25 ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: rol r25 ; CHECK-NEXT: ret %result = shl i16 %f, 6 ret i16 %result } define i16 @lsl_i16_9(i16 %a) { ; CHECK-LABEL: lsl_i16_9: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r25, r24 ; CHECK-NEXT: clr r24 ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: ret %result = shl i16 %a, 9 ret i16 %result } define i16 @lsl_i16_13(i16 %a) { ; CHECK-LABEL: lsl_i16_13: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r25, r24 ; CHECK-NEXT: swap r25 ; CHECK-NEXT: andi r25, 240 ; CHECK-NEXT: clr r24 ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: ret %result = shl i16 %a, 13 ret i16 %result } define i16 @lsr_i16_5(i16 %a) { ; CHECK-LABEL: lsr_i16_5: ; CHECK: ; %bb.0: ; CHECK-NEXT: swap r25 ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: eor r24, r25 ; CHECK-NEXT: andi r25, 15 ; CHECK-NEXT: eor r24, r25 ; CHECK-NEXT: lsr r25 ; CHECK-NEXT: ror r24 ; CHECK-NEXT: ret %result = lshr i16 %a, 5 ret i16 %result } define i16 @lsr_i16_6(i16 %a, i16 %b, i16 %c, i16 %d, i16 %e, i16 %f) { ; CHECK-LABEL: lsr_i16_6: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r14 ; CHECK-NEXT: mov r25, r15 ; CHECK-NEXT: swap r25 ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: eor r24, r25 ; CHECK-NEXT: andi r25, 15 ; CHECK-NEXT: eor r24, r25 ; CHECK-NEXT: lsr r25 ; CHECK-NEXT: ror r24 ; CHECK-NEXT: lsr r25 ; CHECK-NEXT: ror r24 ; CHECK-NEXT: ret %result = lshr i16 %f, 6 ret i16 %result } define i16 @lsr_i16_9(i16 %a) { ; CHECK-LABEL: lsr_i16_9: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: clr r25 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %result = lshr i16 %a, 9 ret i16 %result } define i16 @lsr_i16_13(i16 %a) { ; CHECK-LABEL: lsr_i16_13: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: swap r24 ; CHECK-NEXT: andi r24, 15 ; CHECK-NEXT: clr r25 ; CHECK-NEXT: lsr r24 ; CHECK-NEXT: ret %result = lshr i16 %a, 13 ret i16 %result } define i16 @asr_i16_7(i16 %a) { ; CHECK-LABEL: asr_i16_7: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r24 ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: rol r24 ; CHECK-NEXT: sbc r25, r25 ; CHECK-NEXT: ret %result = ashr i16 %a, 7 ret i16 %result } define i16 @asr_i16_9(i16 %a) { ; CHECK-LABEL: asr_i16_9: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: sbc r25, r25 ; CHECK-NEXT: asr r24 ; CHECK-NEXT: ret %result = ashr i16 %a, 9 ret i16 %result } define i16 @asr_i16_12(i16 %a) { ; CHECK-LABEL: asr_i16_12: ; CHECK: ; %bb.0: ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: sbc r25, r25 ; CHECK-NEXT: asr r24 ; CHECK-NEXT: asr r24 ; CHECK-NEXT: asr r24 ; CHECK-NEXT: asr r24 ; CHECK-NEXT: ret %result = ashr i16 %a, 12 ret i16 %result } define i16 @asr_i16_14(i16 %a) { ; CHECK-LABEL: asr_i16_14: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: sbc r24, r24 ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: mov r25, r24 ; CHECK-NEXT: rol r24 ; CHECK-NEXT: ret %result = ashr i16 %a, 14 ret i16 %result } define i16 @asr_i16_15(i16 %a) { ; CHECK-LABEL: asr_i16_15: ; CHECK: ; %bb.0: ; CHECK-NEXT: lsl r25 ; CHECK-NEXT: sbc r25, r25 ; CHECK-NEXT: mov r24, r25 ; CHECK-NEXT: ret %result = ashr i16 %a, 15 ret i16 %result }