; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s declare <32 x i8> @llvm.loongarch.lasx.xvsigncov.b(<32 x i8>, <32 x i8>) define <32 x i8> @lasx_xvsigncov_b(<32 x i8> %va, <32 x i8> %vb) nounwind { ; CHECK-LABEL: lasx_xvsigncov_b: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xvsigncov.b $xr0, $xr0, $xr1 ; CHECK-NEXT: ret entry: %res = call <32 x i8> @llvm.loongarch.lasx.xvsigncov.b(<32 x i8> %va, <32 x i8> %vb) ret <32 x i8> %res } declare <16 x i16> @llvm.loongarch.lasx.xvsigncov.h(<16 x i16>, <16 x i16>) define <16 x i16> @lasx_xvsigncov_h(<16 x i16> %va, <16 x i16> %vb) nounwind { ; CHECK-LABEL: lasx_xvsigncov_h: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xvsigncov.h $xr0, $xr0, $xr1 ; CHECK-NEXT: ret entry: %res = call <16 x i16> @llvm.loongarch.lasx.xvsigncov.h(<16 x i16> %va, <16 x i16> %vb) ret <16 x i16> %res } declare <8 x i32> @llvm.loongarch.lasx.xvsigncov.w(<8 x i32>, <8 x i32>) define <8 x i32> @lasx_xvsigncov_w(<8 x i32> %va, <8 x i32> %vb) nounwind { ; CHECK-LABEL: lasx_xvsigncov_w: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xvsigncov.w $xr0, $xr0, $xr1 ; CHECK-NEXT: ret entry: %res = call <8 x i32> @llvm.loongarch.lasx.xvsigncov.w(<8 x i32> %va, <8 x i32> %vb) ret <8 x i32> %res } declare <4 x i64> @llvm.loongarch.lasx.xvsigncov.d(<4 x i64>, <4 x i64>) define <4 x i64> @lasx_xvsigncov_d(<4 x i64> %va, <4 x i64> %vb) nounwind { ; CHECK-LABEL: lasx_xvsigncov_d: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xvsigncov.d $xr0, $xr0, $xr1 ; CHECK-NEXT: ret entry: %res = call <4 x i64> @llvm.loongarch.lasx.xvsigncov.d(<4 x i64> %va, <4 x i64> %vb) ret <4 x i64> %res }