; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+zvfh,+v -target-abi=ilp32d -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+zvfh,+v -target-abi=lp64d -verify-machineinstrs < %s | FileCheck %s define void @masked_store_nxv1f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv1f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv1f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv1f16.p0(, *, i32, ) define void @masked_store_nxv1f32( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv1f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vse32.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv1f32.p0( %val, * %a, i32 4, %mask) ret void } declare void @llvm.masked.store.nxv1f32.p0(, *, i32, ) define void @masked_store_nxv1f64( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; CHECK-NEXT: vse64.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv1f64.p0( %val, * %a, i32 8, %mask) ret void } declare void @llvm.masked.store.nxv1f64.p0(, *, i32, ) define void @masked_store_nxv2f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv2f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv2f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv2f16.p0(, *, i32, ) define void @masked_store_nxv2f32( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv2f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vse32.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv2f32.p0( %val, * %a, i32 4, %mask) ret void } declare void @llvm.masked.store.nxv2f32.p0(, *, i32, ) define void @masked_store_nxv2f64( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; CHECK-NEXT: vse64.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv2f64.p0( %val, * %a, i32 8, %mask) ret void } declare void @llvm.masked.store.nxv2f64.p0(, *, i32, ) define void @masked_store_nxv4f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv4f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv4f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv4f16.p0(, *, i32, ) define void @masked_store_nxv4f32( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv4f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vse32.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv4f32.p0( %val, * %a, i32 4, %mask) ret void } declare void @llvm.masked.store.nxv4f32.p0(, *, i32, ) define void @masked_store_nxv4f64( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; CHECK-NEXT: vse64.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv4f64.p0( %val, * %a, i32 8, %mask) ret void } declare void @llvm.masked.store.nxv4f64.p0(, *, i32, ) define void @masked_store_nxv8f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv8f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv8f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv8f16.p0(, *, i32, ) define void @masked_store_nxv8f32( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vse32.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv8f32.p0( %val, * %a, i32 4, %mask) ret void } declare void @llvm.masked.store.nxv8f32.p0(, *, i32, ) define void @masked_store_nxv8f64( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; CHECK-NEXT: vse64.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv8f64.p0( %val, * %a, i32 8, %mask) ret void } declare void @llvm.masked.store.nxv8f64.p0(, *, i32, ) define void @masked_store_nxv16f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv16f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv16f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv16f16.p0(, *, i32, ) define void @masked_store_nxv16f32( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv16f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m8, ta, ma ; CHECK-NEXT: vse32.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv16f32.p0( %val, * %a, i32 4, %mask) ret void } declare void @llvm.masked.store.nxv16f32.p0(, *, i32, ) define void @masked_store_nxv32f16( %val, * %a, %mask) nounwind { ; CHECK-LABEL: masked_store_nxv32f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-NEXT: vse16.v v8, (a0), v0.t ; CHECK-NEXT: ret call void @llvm.masked.store.nxv32f16.p0( %val, * %a, i32 2, %mask) ret void } declare void @llvm.masked.store.nxv32f16.p0(, *, i32, )