; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+v -verify-machineinstrs < %s \ ; RUN: | FileCheck %s --check-prefixes=CHECK ; RUN: llc -mtriple=riscv64 -mattr=+v -verify-machineinstrs < %s \ ; RUN: | FileCheck %s --check-prefixes=CHECK declare @llvm.vp.add.nxv2i1(, , , i32) define @vadd_vv_nxv2i1( %va, %b, %m, i32 zeroext %evl) { ; CHECK-LABEL: vadd_vv_nxv2i1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma ; CHECK-NEXT: vmxor.mm v0, v0, v8 ; CHECK-NEXT: ret %v = call @llvm.vp.add.nxv2i1( %va, %b, %m, i32 %evl) ret %v } declare @llvm.vp.add.nxv4i1(, , , i32) define @vadd_vv_nxv4i1( %va, %b, %m, i32 zeroext %evl) { ; CHECK-LABEL: vadd_vv_nxv4i1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma ; CHECK-NEXT: vmxor.mm v0, v0, v8 ; CHECK-NEXT: ret %v = call @llvm.vp.add.nxv4i1( %va, %b, %m, i32 %evl) ret %v } declare @llvm.vp.add.nxv8i1(, , , i32) define @vadd_vv_nxv8i1( %va, %b, %m, i32 zeroext %evl) { ; CHECK-LABEL: vadd_vv_nxv8i1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma ; CHECK-NEXT: vmxor.mm v0, v0, v8 ; CHECK-NEXT: ret %v = call @llvm.vp.add.nxv8i1( %va, %b, %m, i32 %evl) ret %v } declare @llvm.vp.add.nxv16i1(, , , i32) define @vadd_vv_nxv16i1( %va, %b, %m, i32 zeroext %evl) { ; CHECK-LABEL: vadd_vv_nxv16i1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma ; CHECK-NEXT: vmxor.mm v0, v0, v8 ; CHECK-NEXT: ret %v = call @llvm.vp.add.nxv16i1( %va, %b, %m, i32 %evl) ret %v } declare @llvm.vp.add.nxv32i1(, , , i32) define @vadd_vv_nxv32i1( %va, %b, %m, i32 zeroext %evl) { ; CHECK-LABEL: vadd_vv_nxv32i1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma ; CHECK-NEXT: vmxor.mm v0, v0, v8 ; CHECK-NEXT: ret %v = call @llvm.vp.add.nxv32i1( %va, %b, %m, i32 %evl) ret %v }