; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+v -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV32,RV32-V ; RUN: llc -mtriple=riscv32 -mattr=+zve64x -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV32,ZVE64X ; RUN: llc -mtriple=riscv64 -mattr=+v -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV64,RV64-V ; RUN: llc -mtriple=riscv64 -mattr=+zve64x -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV64,ZVE64X define @vdiv_vv_nxv1i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vmulh.vx v9, v8, a0 ; CHECK-NEXT: vsub.vv v8, v9, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v9, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } ; Test V/1 to see if we can optimize it away for scalable vectors. define @vdiv_vi_nxv1i8_1( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i8_1: ; CHECK: # %bb.0: ; CHECK-NEXT: ret %head = insertelement poison, i8 1, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } ; Test 0/V to see if we can optimize it away for scalable vectors. define @vdiv_iv_nxv1i8_0( %va) { ; CHECK-LABEL: vdiv_iv_nxv1i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, ma ; CHECK-NEXT: vmv.v.i v8, 0 ; CHECK-NEXT: ret %head = insertelement poison, i8 0, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %splat, %va ret %vc } define @vdiv_vv_nxv2i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vmulh.vx v9, v8, a0 ; CHECK-NEXT: vsub.vv v8, v9, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v9, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vmulh.vx v9, v8, a0 ; CHECK-NEXT: vsub.vv v8, v9, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v9, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vmulh.vx v9, v8, a0 ; CHECK-NEXT: vsub.vv v8, v9, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v9, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv16i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, m2, ta, ma ; CHECK-NEXT: vmulh.vx v10, v8, a0 ; CHECK-NEXT: vsub.vv v8, v10, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v10, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv32i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv32i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m4, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv32i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv32i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, m4, ta, ma ; CHECK-NEXT: vmulh.vx v12, v8, a0 ; CHECK-NEXT: vsub.vv v8, v12, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v12, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv64i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m8, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv64i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m8, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv64i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv64i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 109 ; CHECK-NEXT: vsetvli a1, zero, e8, m8, ta, ma ; CHECK-NEXT: vmulh.vx v16, v8, a0 ; CHECK-NEXT: vsub.vv v8, v16, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v16, v8, 7 ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i8 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v9, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v9, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v9, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v10, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv16i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v12, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv32i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv32i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv32i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv32i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v16, v8, 15 ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i16 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i32_0( %va) { ; RV32-LABEL: vdiv_vi_nxv1i32_0: ; RV32: # %bb.0: ; RV32-NEXT: lui a0, 449390 ; RV32-NEXT: addi a0, a0, -1171 ; RV32-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; RV32-NEXT: vmulh.vx v9, v8, a0 ; RV32-NEXT: vsub.vv v8, v9, v8 ; RV32-NEXT: vsrl.vi v9, v8, 31 ; RV32-NEXT: vsra.vi v8, v8, 2 ; RV32-NEXT: vadd.vv v8, v8, v9 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vi_nxv1i32_0: ; RV64: # %bb.0: ; RV64-NEXT: lui a0, 449390 ; RV64-NEXT: addi a0, a0, -1171 ; RV64-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; RV64-NEXT: vmulh.vx v9, v8, a0 ; RV64-NEXT: vsub.vv v8, v9, v8 ; RV64-NEXT: vsra.vi v8, v8, 2 ; RV64-NEXT: vsrl.vi v9, v8, 31 ; RV64-NEXT: vadd.vv v8, v8, v9 ; RV64-NEXT: ret %head = insertelement poison, i32 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i32_0( %va) { ; RV32-LABEL: vdiv_vi_nxv2i32_0: ; RV32: # %bb.0: ; RV32-NEXT: lui a0, 449390 ; RV32-NEXT: addi a0, a0, -1171 ; RV32-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; RV32-NEXT: vmulh.vx v9, v8, a0 ; RV32-NEXT: vsub.vv v8, v9, v8 ; RV32-NEXT: vsrl.vi v9, v8, 31 ; RV32-NEXT: vsra.vi v8, v8, 2 ; RV32-NEXT: vadd.vv v8, v8, v9 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vi_nxv2i32_0: ; RV64: # %bb.0: ; RV64-NEXT: lui a0, 449390 ; RV64-NEXT: addi a0, a0, -1171 ; RV64-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; RV64-NEXT: vmulh.vx v9, v8, a0 ; RV64-NEXT: vsub.vv v8, v9, v8 ; RV64-NEXT: vsra.vi v8, v8, 2 ; RV64-NEXT: vsrl.vi v9, v8, 31 ; RV64-NEXT: vadd.vv v8, v8, v9 ; RV64-NEXT: ret %head = insertelement poison, i32 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i32_0( %va) { ; RV32-LABEL: vdiv_vi_nxv4i32_0: ; RV32: # %bb.0: ; RV32-NEXT: lui a0, 449390 ; RV32-NEXT: addi a0, a0, -1171 ; RV32-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; RV32-NEXT: vmulh.vx v10, v8, a0 ; RV32-NEXT: vsub.vv v8, v10, v8 ; RV32-NEXT: vsrl.vi v10, v8, 31 ; RV32-NEXT: vsra.vi v8, v8, 2 ; RV32-NEXT: vadd.vv v8, v8, v10 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vi_nxv4i32_0: ; RV64: # %bb.0: ; RV64-NEXT: lui a0, 449390 ; RV64-NEXT: addi a0, a0, -1171 ; RV64-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; RV64-NEXT: vmulh.vx v10, v8, a0 ; RV64-NEXT: vsub.vv v8, v10, v8 ; RV64-NEXT: vsra.vi v8, v8, 2 ; RV64-NEXT: vsrl.vi v10, v8, 31 ; RV64-NEXT: vadd.vv v8, v8, v10 ; RV64-NEXT: ret %head = insertelement poison, i32 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i32_0( %va) { ; RV32-LABEL: vdiv_vi_nxv8i32_0: ; RV32: # %bb.0: ; RV32-NEXT: lui a0, 449390 ; RV32-NEXT: addi a0, a0, -1171 ; RV32-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; RV32-NEXT: vmulh.vx v12, v8, a0 ; RV32-NEXT: vsub.vv v8, v12, v8 ; RV32-NEXT: vsrl.vi v12, v8, 31 ; RV32-NEXT: vsra.vi v8, v8, 2 ; RV32-NEXT: vadd.vv v8, v8, v12 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vi_nxv8i32_0: ; RV64: # %bb.0: ; RV64-NEXT: lui a0, 449390 ; RV64-NEXT: addi a0, a0, -1171 ; RV64-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; RV64-NEXT: vmulh.vx v12, v8, a0 ; RV64-NEXT: vsub.vv v8, v12, v8 ; RV64-NEXT: vsra.vi v8, v8, 2 ; RV64-NEXT: vsrl.vi v12, v8, 31 ; RV64-NEXT: vadd.vv v8, v8, v12 ; RV64-NEXT: ret %head = insertelement poison, i32 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m8, ta, ma ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i32_0( %va) { ; RV32-LABEL: vdiv_vi_nxv16i32_0: ; RV32: # %bb.0: ; RV32-NEXT: lui a0, 449390 ; RV32-NEXT: addi a0, a0, -1171 ; RV32-NEXT: vsetvli a1, zero, e32, m8, ta, ma ; RV32-NEXT: vmulh.vx v16, v8, a0 ; RV32-NEXT: vsub.vv v8, v16, v8 ; RV32-NEXT: vsrl.vi v16, v8, 31 ; RV32-NEXT: vsra.vi v8, v8, 2 ; RV32-NEXT: vadd.vv v8, v8, v16 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vi_nxv16i32_0: ; RV64: # %bb.0: ; RV64-NEXT: lui a0, 449390 ; RV64-NEXT: addi a0, a0, -1171 ; RV64-NEXT: vsetvli a1, zero, e32, m8, ta, ma ; RV64-NEXT: vmulh.vx v16, v8, a0 ; RV64-NEXT: vsub.vv v8, v16, v8 ; RV64-NEXT: vsra.vi v8, v8, 2 ; RV64-NEXT: vsrl.vi v16, v8, 31 ; RV64-NEXT: vadd.vv v8, v8, v16 ; RV64-NEXT: ret %head = insertelement poison, i32 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i64( %va, i64 %b) { ; RV32-LABEL: vdiv_vx_nxv1i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV32-NEXT: vlse64.v v9, (a0), zero ; RV32-NEXT: vdiv.vv v8, v8, v9 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vx_nxv1i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV64-NEXT: vdiv.vx v8, v8, a0 ; RV64-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i64_0( %va) { ; RV32-V-LABEL: vdiv_vi_nxv1i64_0: ; RV32-V: # %bb.0: ; RV32-V-NEXT: addi sp, sp, -16 ; RV32-V-NEXT: .cfi_def_cfa_offset 16 ; RV32-V-NEXT: lui a0, 748983 ; RV32-V-NEXT: addi a0, a0, -586 ; RV32-V-NEXT: sw a0, 12(sp) ; RV32-V-NEXT: lui a0, 898779 ; RV32-V-NEXT: addi a0, a0, 1755 ; RV32-V-NEXT: sw a0, 8(sp) ; RV32-V-NEXT: addi a0, sp, 8 ; RV32-V-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV32-V-NEXT: vlse64.v v9, (a0), zero ; RV32-V-NEXT: vmulh.vv v8, v8, v9 ; RV32-V-NEXT: li a0, 63 ; RV32-V-NEXT: vsrl.vx v9, v8, a0 ; RV32-V-NEXT: vsra.vi v8, v8, 1 ; RV32-V-NEXT: vadd.vv v8, v8, v9 ; RV32-V-NEXT: addi sp, sp, 16 ; RV32-V-NEXT: ret ; ; ZVE64X-LABEL: vdiv_vi_nxv1i64_0: ; ZVE64X: # %bb.0: ; ZVE64X-NEXT: li a0, -7 ; ZVE64X-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; ZVE64X-NEXT: vdiv.vx v8, v8, a0 ; ZVE64X-NEXT: ret ; ; RV64-V-LABEL: vdiv_vi_nxv1i64_0: ; RV64-V: # %bb.0: ; RV64-V-NEXT: lui a0, %hi(.LCPI58_0) ; RV64-V-NEXT: ld a0, %lo(.LCPI58_0)(a0) ; RV64-V-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV64-V-NEXT: vmulh.vx v8, v8, a0 ; RV64-V-NEXT: li a0, 63 ; RV64-V-NEXT: vsrl.vx v9, v8, a0 ; RV64-V-NEXT: vsra.vi v8, v8, 1 ; RV64-V-NEXT: vadd.vv v8, v8, v9 ; RV64-V-NEXT: ret %head = insertelement poison, i64 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i64( %va, i64 %b) { ; RV32-LABEL: vdiv_vx_nxv2i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV32-NEXT: vlse64.v v10, (a0), zero ; RV32-NEXT: vdiv.vv v8, v8, v10 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vx_nxv2i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV64-NEXT: vdiv.vx v8, v8, a0 ; RV64-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i64_0( %va) { ; RV32-V-LABEL: vdiv_vi_nxv2i64_0: ; RV32-V: # %bb.0: ; RV32-V-NEXT: addi sp, sp, -16 ; RV32-V-NEXT: .cfi_def_cfa_offset 16 ; RV32-V-NEXT: lui a0, 748983 ; RV32-V-NEXT: addi a0, a0, -586 ; RV32-V-NEXT: sw a0, 12(sp) ; RV32-V-NEXT: lui a0, 898779 ; RV32-V-NEXT: addi a0, a0, 1755 ; RV32-V-NEXT: sw a0, 8(sp) ; RV32-V-NEXT: addi a0, sp, 8 ; RV32-V-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV32-V-NEXT: vlse64.v v10, (a0), zero ; RV32-V-NEXT: vmulh.vv v8, v8, v10 ; RV32-V-NEXT: li a0, 63 ; RV32-V-NEXT: vsrl.vx v10, v8, a0 ; RV32-V-NEXT: vsra.vi v8, v8, 1 ; RV32-V-NEXT: vadd.vv v8, v8, v10 ; RV32-V-NEXT: addi sp, sp, 16 ; RV32-V-NEXT: ret ; ; ZVE64X-LABEL: vdiv_vi_nxv2i64_0: ; ZVE64X: # %bb.0: ; ZVE64X-NEXT: li a0, -7 ; ZVE64X-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; ZVE64X-NEXT: vdiv.vx v8, v8, a0 ; ZVE64X-NEXT: ret ; ; RV64-V-LABEL: vdiv_vi_nxv2i64_0: ; RV64-V: # %bb.0: ; RV64-V-NEXT: lui a0, %hi(.LCPI61_0) ; RV64-V-NEXT: ld a0, %lo(.LCPI61_0)(a0) ; RV64-V-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV64-V-NEXT: vmulh.vx v8, v8, a0 ; RV64-V-NEXT: li a0, 63 ; RV64-V-NEXT: vsrl.vx v10, v8, a0 ; RV64-V-NEXT: vsra.vi v8, v8, 1 ; RV64-V-NEXT: vadd.vv v8, v8, v10 ; RV64-V-NEXT: ret %head = insertelement poison, i64 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i64( %va, i64 %b) { ; RV32-LABEL: vdiv_vx_nxv4i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV32-NEXT: vlse64.v v12, (a0), zero ; RV32-NEXT: vdiv.vv v8, v8, v12 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vx_nxv4i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV64-NEXT: vdiv.vx v8, v8, a0 ; RV64-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i64_0( %va) { ; RV32-V-LABEL: vdiv_vi_nxv4i64_0: ; RV32-V: # %bb.0: ; RV32-V-NEXT: addi sp, sp, -16 ; RV32-V-NEXT: .cfi_def_cfa_offset 16 ; RV32-V-NEXT: lui a0, 748983 ; RV32-V-NEXT: addi a0, a0, -586 ; RV32-V-NEXT: sw a0, 12(sp) ; RV32-V-NEXT: lui a0, 898779 ; RV32-V-NEXT: addi a0, a0, 1755 ; RV32-V-NEXT: sw a0, 8(sp) ; RV32-V-NEXT: addi a0, sp, 8 ; RV32-V-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV32-V-NEXT: vlse64.v v12, (a0), zero ; RV32-V-NEXT: vmulh.vv v8, v8, v12 ; RV32-V-NEXT: li a0, 63 ; RV32-V-NEXT: vsrl.vx v12, v8, a0 ; RV32-V-NEXT: vsra.vi v8, v8, 1 ; RV32-V-NEXT: vadd.vv v8, v8, v12 ; RV32-V-NEXT: addi sp, sp, 16 ; RV32-V-NEXT: ret ; ; ZVE64X-LABEL: vdiv_vi_nxv4i64_0: ; ZVE64X: # %bb.0: ; ZVE64X-NEXT: li a0, -7 ; ZVE64X-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; ZVE64X-NEXT: vdiv.vx v8, v8, a0 ; ZVE64X-NEXT: ret ; ; RV64-V-LABEL: vdiv_vi_nxv4i64_0: ; RV64-V: # %bb.0: ; RV64-V-NEXT: lui a0, %hi(.LCPI64_0) ; RV64-V-NEXT: ld a0, %lo(.LCPI64_0)(a0) ; RV64-V-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV64-V-NEXT: vmulh.vx v8, v8, a0 ; RV64-V-NEXT: li a0, 63 ; RV64-V-NEXT: vsrl.vx v12, v8, a0 ; RV64-V-NEXT: vsra.vi v8, v8, 1 ; RV64-V-NEXT: vadd.vv v8, v8, v12 ; RV64-V-NEXT: ret %head = insertelement poison, i64 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i64( %va, i64 %b) { ; RV32-LABEL: vdiv_vx_nxv8i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV32-NEXT: vlse64.v v16, (a0), zero ; RV32-NEXT: vdiv.vv v8, v8, v16 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vdiv_vx_nxv8i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV64-NEXT: vdiv.vx v8, v8, a0 ; RV64-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i64_0( %va) { ; RV32-V-LABEL: vdiv_vi_nxv8i64_0: ; RV32-V: # %bb.0: ; RV32-V-NEXT: addi sp, sp, -16 ; RV32-V-NEXT: .cfi_def_cfa_offset 16 ; RV32-V-NEXT: lui a0, 748983 ; RV32-V-NEXT: addi a0, a0, -586 ; RV32-V-NEXT: sw a0, 12(sp) ; RV32-V-NEXT: lui a0, 898779 ; RV32-V-NEXT: addi a0, a0, 1755 ; RV32-V-NEXT: sw a0, 8(sp) ; RV32-V-NEXT: addi a0, sp, 8 ; RV32-V-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV32-V-NEXT: vlse64.v v16, (a0), zero ; RV32-V-NEXT: vmulh.vv v8, v8, v16 ; RV32-V-NEXT: li a0, 63 ; RV32-V-NEXT: vsrl.vx v16, v8, a0 ; RV32-V-NEXT: vsra.vi v8, v8, 1 ; RV32-V-NEXT: vadd.vv v8, v8, v16 ; RV32-V-NEXT: addi sp, sp, 16 ; RV32-V-NEXT: ret ; ; ZVE64X-LABEL: vdiv_vi_nxv8i64_0: ; ZVE64X: # %bb.0: ; ZVE64X-NEXT: li a0, -7 ; ZVE64X-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; ZVE64X-NEXT: vdiv.vx v8, v8, a0 ; ZVE64X-NEXT: ret ; ; RV64-V-LABEL: vdiv_vi_nxv8i64_0: ; RV64-V: # %bb.0: ; RV64-V-NEXT: lui a0, %hi(.LCPI67_0) ; RV64-V-NEXT: ld a0, %lo(.LCPI67_0)(a0) ; RV64-V-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV64-V-NEXT: vmulh.vx v8, v8, a0 ; RV64-V-NEXT: li a0, 63 ; RV64-V-NEXT: vsrl.vx v16, v8, a0 ; RV64-V-NEXT: vsra.vi v8, v8, 1 ; RV64-V-NEXT: vadd.vv v8, v8, v16 ; RV64-V-NEXT: ret %head = insertelement poison, i64 -7, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_mask_nxv8i32( %va, %vb, %mask) { ; CHECK-LABEL: vdiv_vv_mask_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv.v.i v16, 1 ; CHECK-NEXT: vmerge.vvm v12, v16, v12, v0 ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i32 1, i32 0 %one = shufflevector %head, poison, zeroinitializer %vs = select %mask, %vb, %one %vc = sdiv %va, %vs ret %vc } define @vdiv_vx_mask_nxv8i32( %va, i32 signext %b, %mask) { ; CHECK-LABEL: vdiv_vx_mask_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv.v.i v12, 1 ; CHECK-NEXT: vmerge.vxm v12, v12, a0, v0 ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %head1 = insertelement poison, i32 1, i32 0 %one = shufflevector %head1, poison, zeroinitializer %head2 = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head2, poison, zeroinitializer %vs = select %mask, %splat, %one %vc = sdiv %va, %vs ret %vc } define @vdiv_vi_mask_nxv8i32( %va, %mask) { ; CHECK-LABEL: vdiv_vi_mask_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv.v.i v12, 1 ; CHECK-NEXT: vmerge.vim v12, v12, 7, v0 ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %head1 = insertelement poison, i32 1, i32 0 %one = shufflevector %head1, poison, zeroinitializer %head2 = insertelement poison, i32 7, i32 0 %splat = shufflevector %head2, poison, zeroinitializer %vs = select %mask, %splat, %one %vc = sdiv %va, %vs ret %vc }