; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+zvfh,+v -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,ZVFH ; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+zvfh,+v -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,ZVFH ; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+zvfhmin,+v -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,ZVFHMIN ; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+zvfhmin,+v -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,ZVFHMIN declare @llvm.fma.v1f32(, , ) define @vfwmacc_vv_nxv1f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmacc_vv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwmacc.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfmacc.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v1f32( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmacc_vf_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vf_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v1f32( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv1f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmacc_vv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmacc.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v1f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_vf_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vf_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v1f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_fv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_fv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v1f32( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv1f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmsac_vv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwmsac.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfmsac.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v1f32( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmsac_vf_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vf_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v1f32( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv1f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmsac_vv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmsac.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v1f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_vf_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vf_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v1f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv1f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_fv_nxv1f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_fv_nxv1f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v1f32( %vd, %vf, %va) ret %vg } declare @llvm.fma.v2f32(, , ) define @vfwmacc_vv_nxv2f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmacc_vv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwmacc.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfmacc.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v2f32( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmacc_vf_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vf_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v2f32( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv2f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmacc_vv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmacc.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v2f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_vf_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vf_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v2f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_fv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_fv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v2f32( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv2f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmsac_vv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwmsac.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfmsac.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v2f32( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmsac_vf_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vf_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v2f32( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv2f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmsac_vv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmsac.vv v8, v9, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v11, v9 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v9, v10 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vv v8, v11, v9 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v2f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_vf_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vf_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v2f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv2f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_fv_nxv2f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v9 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_fv_nxv2f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v10, v9 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v10 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v2f32( %vd, %vf, %va) ret %vg } declare @llvm.fma.v4f32(, , ) define @vfwmacc_vv_nxv4f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmacc_vv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwmacc.vv v8, v10, v11 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v14, v11 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfmacc.vv v8, v12, v14 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v4f32( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmacc_vf_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwmacc.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vf_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfmacc.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v4f32( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv4f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmacc_vv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmacc.vv v8, v10, v11 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v14, v11 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vv v8, v12, v14 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v4f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_vf_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vf_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v4f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_fv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_fv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v4f32( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv4f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmsac_vv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwmsac.vv v8, v10, v11 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v14, v11 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfmsac.vv v8, v12, v14 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v4f32( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmsac_vf_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwmsac.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vf_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfmsac.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v4f32( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv4f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmsac_vv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmsac.vv v8, v10, v11 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v14, v11 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vv v8, v12, v14 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v4f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_vf_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vf_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v4f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv4f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_fv_nxv4f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v10 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_fv_nxv4f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v12, v10 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v12 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v4f32( %vd, %vf, %va) ret %vg } declare @llvm.fma.v8f32(, , ) define @vfwmacc_vv_nxv8f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmacc_vv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwmacc.vv v8, v12, v14 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v20, v14 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfmacc.vv v8, v16, v20 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v8f32( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmacc_vf_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwmacc.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vf_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfmacc.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v8f32( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv8f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmacc_vv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmacc.vv v8, v12, v14 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v20, v14 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vv v8, v16, v20 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v8f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_vf_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vf_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v8f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_fv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_fv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v8f32( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv8f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmsac_vv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwmsac.vv v8, v12, v14 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v20, v14 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfmsac.vv v8, v16, v20 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v8f32( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmsac_vf_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwmsac.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vf_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfmsac.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v8f32( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv8f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmsac_vv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmsac.vv v8, v12, v14 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v20, v14 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vv v8, v16, v20 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v8f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_vf_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vf_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v8f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv8f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_fv_nxv8f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v12 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_fv_nxv8f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v16, v12 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v16 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v8f32( %vd, %vf, %va) ret %vg } declare @llvm.fma.v16f32(, , ) define @vfwmacc_vv_nxv16f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmacc_vv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwmacc.vv v8, v16, v20 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v0, v20 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfmacc.vv v8, v24, v0 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v16f32( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmacc_vf_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwmacc.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmacc_vf_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfmacc.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v16f32( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv16f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmacc_vv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmacc.vv v8, v16, v20 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v0, v20 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vv v8, v24, v0 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v16f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_vf_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_vf_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v16f32( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmacc_fv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmacc.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmacc_fv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmacc.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v16f32( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv16f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwmsac_vv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwmsac.vv v8, v16, v20 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v0, v20 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfmsac.vv v8, v24, v0 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v16f32( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwmsac_vf_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwmsac.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwmsac_vf_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfmsac.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v16f32( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv16f32( %va, %vb, %vc) { ; ZVFH-LABEL: vfwnmsac_vv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmsac.vv v8, v16, v20 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: vfwcvt.f.f.v v0, v20 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vv v8, v24, v0 ; ZVFHMIN-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v16f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_vf_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_vf_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v16f32( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv16f32( %va, %vb, half %c) { ; ZVFH-LABEL: vfwnmsac_fv_nxv16f32: ; ZVFH: # %bb.0: ; ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFH-NEXT: vfwnmsac.vf v8, fa0, v16 ; ZVFH-NEXT: ret ; ; ZVFHMIN-LABEL: vfwnmsac_fv_nxv16f32: ; ZVFHMIN: # %bb.0: ; ZVFHMIN-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; ZVFHMIN-NEXT: vfwcvt.f.f.v v24, v16 ; ZVFHMIN-NEXT: fcvt.s.h fa5, fa0 ; ZVFHMIN-NEXT: vsetvli zero, zero, e32, m8, ta, ma ; ZVFHMIN-NEXT: vfnmsac.vf v8, fa5, v24 ; ZVFHMIN-NEXT: ret %head = insertelement poison, half %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v16f32( %vd, %vf, %va) ret %vg } declare @llvm.fma.v1f64(, , ) define @vfwmacc_vv_nxv1f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmacc_vv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwmacc.vv v8, v9, v10 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v1f64( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmacc_vf_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwmacc.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v1f64( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv1f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmacc_vv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmacc.vv v8, v9, v10 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v1f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_vf_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v1f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_fv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v1f64( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv1f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmsac_vv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwmsac.vv v8, v9, v10 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v1f64( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmsac_vf_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwmsac.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v1f64( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv1f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmsac_vv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmsac.vv v8, v9, v10 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v1f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_vf_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v1f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv1f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_fv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v9 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v1f64( %vd, %vf, %va) ret %vg } declare @llvm.fma.v2f64(, , ) define @vfwmacc_vv_nxv2f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmacc_vv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwmacc.vv v8, v10, v11 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v2f64( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmacc_vf_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwmacc.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v2f64( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv2f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmacc_vv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmacc.vv v8, v10, v11 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v2f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_vf_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v2f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_fv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v2f64( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv2f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmsac_vv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwmsac.vv v8, v10, v11 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v2f64( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmsac_vf_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwmsac.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v2f64( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv2f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmsac_vv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmsac.vv v8, v10, v11 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v2f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_vf_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v2f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv2f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_fv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v10 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v2f64( %vd, %vf, %va) ret %vg } declare @llvm.fma.v4f64(, , ) define @vfwmacc_vv_nxv4f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmacc_vv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwmacc.vv v8, v12, v14 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v4f64( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmacc_vf_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwmacc.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v4f64( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv4f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmacc_vv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmacc.vv v8, v12, v14 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v4f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_vf_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v4f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_fv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v4f64( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv4f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmsac_vv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwmsac.vv v8, v12, v14 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v4f64( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmsac_vf_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwmsac.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v4f64( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv4f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmsac_vv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmsac.vv v8, v12, v14 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v4f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_vf_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v4f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv4f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_fv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v12 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v4f64( %vd, %vf, %va) ret %vg } declare @llvm.fma.v8f64(, , ) define @vfwmacc_vv_nxv8f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmacc_vv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwmacc.vv v8, v16, v20 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = call @llvm.fma.v8f64( %vd, %ve, %va) ret %vf } define @vfwmacc_vf_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmacc_vf_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwmacc.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = call @llvm.fma.v8f64( %vd, %ve, %va) ret %vf } define @vfwnmacc_vv_nxv8f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmacc_vv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmacc.vv v8, v16, v20 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v8f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_vf_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_vf_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %vd %vh = call @llvm.fma.v8f64( %vg, %ve, %vf) ret %vh } define @vfwnmacc_fv_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmacc_fv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmacc.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = fneg %ve %vh = call @llvm.fma.v8f64( %vd, %vg, %vf) ret %vh } define @vfwmsac_vv_nxv8f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwmsac_vv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwmsac.vv v8, v16, v20 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %va %vg = call @llvm.fma.v8f64( %vd, %ve, %vf) ret %vg } define @vfwmsac_vf_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwmsac_vf_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwmsac.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %va %vg = call @llvm.fma.v8f64( %vd, %ve, %vf) ret %vg } define @vfwnmsac_vv_nxv8f64( %va, %vb, %vc) { ; CHECK-LABEL: vfwnmsac_vv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmsac.vv v8, v16, v20 ; CHECK-NEXT: ret %vd = fpext %vb to %ve = fpext %vc to %vf = fneg %vd %vg = call @llvm.fma.v8f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_vf_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_vf_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %vd %vg = call @llvm.fma.v8f64( %vf, %ve, %va) ret %vg } define @vfwnmsac_fv_nxv8f64( %va, %vb, float %c) { ; CHECK-LABEL: vfwnmsac_fv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfwnmsac.vf v8, fa0, v16 ; CHECK-NEXT: ret %head = insertelement poison, float %c, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vd = fpext %vb to %ve = fpext %splat to %vf = fneg %ve %vg = call @llvm.fma.v8f64( %vd, %vf, %va) ret %vg }