; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+zvfh,+v,+m -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV32 ; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+zvfh,+v,+m -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV64 declare @llvm.vp.mul.nxv1i8(, , , i32) declare @llvm.vp.add.nxv1i8(, , , i32) declare @llvm.vp.merge.nxv1i8(, , , i32) declare @llvm.vp.select.nxv1i8(, , , i32) define @vmadd_vv_nxv1i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf8, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf8, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv2i8(, , , i32) declare @llvm.vp.add.nxv2i8(, , , i32) declare @llvm.vp.merge.nxv2i8(, , , i32) declare @llvm.vp.select.nxv2i8(, , , i32) define @vmadd_vv_nxv2i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv4i8(, , , i32) declare @llvm.vp.add.nxv4i8(, , , i32) declare @llvm.vp.merge.nxv4i8(, , , i32) declare @llvm.vp.select.nxv4i8(, , , i32) define @vmadd_vv_nxv4i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, mf2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv8i8(, , , i32) declare @llvm.vp.add.nxv8i8(, , , i32) declare @llvm.vp.merge.nxv8i8(, , , i32) declare @llvm.vp.select.nxv8i8(, , , i32) define @vmadd_vv_nxv8i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, m1, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e8, m1, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m1, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m1, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv16i8(, , , i32) declare @llvm.vp.add.nxv16i8(, , , i32) declare @llvm.vp.merge.nxv16i8(, , , i32) declare @llvm.vp.select.nxv16i8(, , , i32) define @vmadd_vv_nxv16i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e8, m2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e8, m2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v10, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v10 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, ma ; CHECK-NEXT: vmacc.vx v10, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv32i8(, , , i32) declare @llvm.vp.add.nxv32i8(, , , i32) declare @llvm.vp.merge.nxv32i8(, , , i32) declare @llvm.vp.select.nxv32i8(, , , i32) define @vmadd_vv_nxv32i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e8, m4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv32i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e8, m4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v12, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v12 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv32i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv32i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, ma ; CHECK-NEXT: vmacc.vx v12, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv32i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv64i8(, , , i32) declare @llvm.vp.add.nxv64i8(, , , i32) declare @llvm.vp.merge.nxv64i8(, , , i32) declare @llvm.vp.select.nxv64i8(, , , i32) define @vmadd_vv_nxv64i8( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8r.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e8, m8, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv64i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv64i8_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv64i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8r.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e8, m8, tu, ma ; CHECK-NEXT: vmv.v.v v8, v24 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv64i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv64i8( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m8, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v16, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv64i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv64i8_unmasked( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv64i8_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m8, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v16 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv64i8( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv64i8_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv64i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8r.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv64i8( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv64i8_ta( %a, i8 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv64i8_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma ; CHECK-NEXT: vmacc.vx v16, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i8 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv64i8( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv64i8( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv64i8( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv1i16(, , , i32) declare @llvm.vp.add.nxv1i16(, , , i32) declare @llvm.vp.merge.nxv1i16(, , , i32) declare @llvm.vp.select.nxv1i16(, , , i32) define @vmadd_vv_nxv1i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, mf4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, mf4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv2i16(, , , i32) declare @llvm.vp.add.nxv2i16(, , , i32) declare @llvm.vp.merge.nxv2i16(, , , i32) declare @llvm.vp.select.nxv2i16(, , , i32) define @vmadd_vv_nxv2i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, mf2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, mf2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv4i16(, , , i32) declare @llvm.vp.add.nxv4i16(, , , i32) declare @llvm.vp.merge.nxv4i16(, , , i32) declare @llvm.vp.select.nxv4i16(, , , i32) define @vmadd_vv_nxv4i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, m1, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e16, m1, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv8i16(, , , i32) declare @llvm.vp.add.nxv8i16(, , , i32) declare @llvm.vp.merge.nxv8i16(, , , i32) declare @llvm.vp.select.nxv8i16(, , , i32) define @vmadd_vv_nxv8i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e16, m2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e16, m2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v10, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v10 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, ma ; CHECK-NEXT: vmacc.vx v10, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv16i16(, , , i32) declare @llvm.vp.add.nxv16i16(, , , i32) declare @llvm.vp.merge.nxv16i16(, , , i32) declare @llvm.vp.select.nxv16i16(, , , i32) define @vmadd_vv_nxv16i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e16, m4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e16, m4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v12, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v12 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, ma ; CHECK-NEXT: vmacc.vx v12, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv32i16(, , , i32) declare @llvm.vp.add.nxv32i16(, , , i32) declare @llvm.vp.merge.nxv32i16(, , , i32) declare @llvm.vp.select.nxv32i16(, , , i32) define @vmadd_vv_nxv32i16( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re16.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e16, m8, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv32i16_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re16.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e16, m8, tu, ma ; CHECK-NEXT: vmv.v.v v8, v24 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i16( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m8, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v16, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i16_unmasked( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i16_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m8, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v16 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv32i16( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv32i16_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv32i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re16.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv32i16( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv32i16_ta( %a, i16 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv32i16_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma ; CHECK-NEXT: vmacc.vx v16, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i16 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv32i16( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv32i16( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv32i16( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv1i32(, , , i32) declare @llvm.vp.add.nxv1i32(, , , i32) declare @llvm.vp.merge.nxv1i32(, , , i32) declare @llvm.vp.select.nxv1i32(, , , i32) define @vmadd_vv_nxv1i32( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i32_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i32( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i32_unmasked( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i32_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i32_ta( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv1i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i32( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv2i32(, , , i32) declare @llvm.vp.add.nxv2i32(, , , i32) declare @llvm.vp.merge.nxv2i32(, , , i32) declare @llvm.vp.select.nxv2i32(, , , i32) define @vmadd_vv_nxv2i32( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i32_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i32( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v9, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i32_unmasked( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v9 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i32_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i32_ta( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv2i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, ma ; CHECK-NEXT: vmacc.vx v9, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i32( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv4i32(, , , i32) declare @llvm.vp.add.nxv4i32(, , , i32) declare @llvm.vp.merge.nxv4i32(, , , i32) declare @llvm.vp.select.nxv4i32(, , , i32) define @vmadd_vv_nxv4i32( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i32_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i32( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v10, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i32_unmasked( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v10 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i32_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i32_ta( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv4i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, ma ; CHECK-NEXT: vmacc.vx v10, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i32( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv8i32(, , , i32) declare @llvm.vp.add.nxv8i32(, , , i32) declare @llvm.vp.merge.nxv8i32(, , , i32) declare @llvm.vp.select.nxv8i32(, , , i32) define @vmadd_vv_nxv8i32( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i32_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i32( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v12, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i32_unmasked( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v12 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i32_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i32_ta( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv8i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, ma ; CHECK-NEXT: vmacc.vx v12, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i32( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv16i32(, , , i32) declare @llvm.vp.add.nxv16i32(, , , i32) declare @llvm.vp.merge.nxv16i32(, , , i32) declare @llvm.vp.select.nxv16i32(, , , i32) define @vmadd_vv_nxv16i32( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re32.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e32, m8, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i32_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re32.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e32, m8, tu, ma ; CHECK-NEXT: vmv.v.v v8, v24 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i32( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m8, tu, mu ; CHECK-NEXT: vmadd.vx v8, a0, v16, v0.t ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i32_unmasked( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i32_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m8, tu, ma ; CHECK-NEXT: vmadd.vx v8, a0, v16 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv16i32( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv16i32_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv16i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re32.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i32( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv16i32_ta( %a, i32 %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vx_nxv16i32_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma ; CHECK-NEXT: vmacc.vx v16, a0, v8 ; CHECK-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-NEXT: ret %elt.head = insertelement poison, i32 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv16i32( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv16i32( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv16i32( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv1i64(, , , i32) declare @llvm.vp.add.nxv1i64(, , , i32) declare @llvm.vp.merge.nxv1i64(, , , i32) declare @llvm.vp.select.nxv1i64(, , , i32) define @vmadd_vv_nxv1i64( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i64_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i64_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, tu, ma ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i64( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv1i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV32-NEXT: vlse64.v v10, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m1, ta, ma ; RV32-NEXT: vmadd.vv v10, v8, v9 ; RV32-NEXT: vsetvli zero, zero, e64, m1, tu, ma ; RV32-NEXT: vmerge.vvm v8, v8, v10, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv1i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m1, tu, mu ; RV64-NEXT: vmadd.vx v8, a0, v9, v0.t ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i64_unmasked( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv1i64_unmasked: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV32-NEXT: vlse64.v v10, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m1, ta, ma ; RV32-NEXT: vmadd.vv v10, v8, v9 ; RV32-NEXT: vsetvli zero, zero, e64, m1, tu, ma ; RV32-NEXT: vmv.v.v v8, v10 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv1i64_unmasked: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m1, tu, ma ; RV64-NEXT: vmadd.vx v8, a0, v9 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv1i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv1i64_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv1i64_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma ; CHECK-NEXT: vmadd.vv v9, v8, v10 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv1i64_ta( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv1i64_ta: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; RV32-NEXT: vlse64.v v10, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m1, ta, ma ; RV32-NEXT: vmadd.vv v10, v8, v9 ; RV32-NEXT: vmerge.vvm v8, v8, v10, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv1i64_ta: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m1, ta, ma ; RV64-NEXT: vmacc.vx v9, a0, v8 ; RV64-NEXT: vmerge.vvm v8, v8, v9, v0 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv1i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv1i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv1i64( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv2i64(, , , i32) declare @llvm.vp.add.nxv2i64(, , , i32) declare @llvm.vp.merge.nxv2i64(, , , i32) declare @llvm.vp.select.nxv2i64(, , , i32) define @vmadd_vv_nxv2i64( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i64_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i64_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, tu, ma ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i64( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv2i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV32-NEXT: vlse64.v v12, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m2, ta, ma ; RV32-NEXT: vmadd.vv v12, v8, v10 ; RV32-NEXT: vsetvli zero, zero, e64, m2, tu, ma ; RV32-NEXT: vmerge.vvm v8, v8, v12, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv2i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m2, tu, mu ; RV64-NEXT: vmadd.vx v8, a0, v10, v0.t ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i64_unmasked( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv2i64_unmasked: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV32-NEXT: vlse64.v v12, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m2, ta, ma ; RV32-NEXT: vmadd.vv v12, v8, v10 ; RV32-NEXT: vsetvli zero, zero, e64, m2, tu, ma ; RV32-NEXT: vmv.v.v v8, v12 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv2i64_unmasked: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m2, tu, ma ; RV64-NEXT: vmadd.vx v8, a0, v10 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv2i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv2i64_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv2i64_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma ; CHECK-NEXT: vmadd.vv v10, v8, v12 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv2i64_ta( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv2i64_ta: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; RV32-NEXT: vlse64.v v12, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m2, ta, ma ; RV32-NEXT: vmadd.vv v12, v8, v10 ; RV32-NEXT: vmerge.vvm v8, v8, v12, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv2i64_ta: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m2, ta, ma ; RV64-NEXT: vmacc.vx v10, a0, v8 ; RV64-NEXT: vmerge.vvm v8, v8, v10, v0 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv2i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv2i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv2i64( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv4i64(, , , i32) declare @llvm.vp.add.nxv4i64(, , , i32) declare @llvm.vp.merge.nxv4i64(, , , i32) declare @llvm.vp.select.nxv4i64(, , , i32) define @vmadd_vv_nxv4i64( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i64_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i64_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, tu, ma ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i64( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv4i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV32-NEXT: vlse64.v v16, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m4, ta, ma ; RV32-NEXT: vmadd.vv v16, v8, v12 ; RV32-NEXT: vsetvli zero, zero, e64, m4, tu, ma ; RV32-NEXT: vmerge.vvm v8, v8, v16, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv4i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m4, tu, mu ; RV64-NEXT: vmadd.vx v8, a0, v12, v0.t ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i64_unmasked( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv4i64_unmasked: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV32-NEXT: vlse64.v v16, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m4, ta, ma ; RV32-NEXT: vmadd.vv v16, v8, v12 ; RV32-NEXT: vsetvli zero, zero, e64, m4, tu, ma ; RV32-NEXT: vmv.v.v v8, v16 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv4i64_unmasked: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m4, tu, ma ; RV64-NEXT: vmadd.vx v8, a0, v12 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv4i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv4i64_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv4i64_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma ; CHECK-NEXT: vmadd.vv v12, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv4i64_ta( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv4i64_ta: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; RV32-NEXT: vlse64.v v16, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m4, ta, ma ; RV32-NEXT: vmadd.vv v16, v8, v12 ; RV32-NEXT: vmerge.vvm v8, v8, v16, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv4i64_ta: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m4, ta, ma ; RV64-NEXT: vmacc.vx v12, a0, v8 ; RV64-NEXT: vmerge.vvm v8, v8, v12, v0 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv4i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv4i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv4i64( %m, %y, %a, i32 %evl) ret %u } declare @llvm.vp.mul.nxv8i64(, , , i32) declare @llvm.vp.add.nxv8i64(, , , i32) declare @llvm.vp.merge.nxv8i64(, , , i32) declare @llvm.vp.select.nxv8i64(, , , i32) define @vmadd_vv_nxv8i64( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re64.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, tu, ma ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i64_unmasked( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i64_unmasked: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re64.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, tu, ma ; CHECK-NEXT: vmv.v.v v8, v24 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i64( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv8i64: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV32-NEXT: vlse64.v v24, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m8, ta, ma ; RV32-NEXT: vmadd.vv v24, v8, v16 ; RV32-NEXT: vsetvli zero, zero, e64, m8, tu, ma ; RV32-NEXT: vmerge.vvm v8, v8, v24, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv8i64: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m8, tu, mu ; RV64-NEXT: vmadd.vx v8, a0, v16, v0.t ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i64_unmasked( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv8i64_unmasked: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV32-NEXT: vlse64.v v24, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m8, ta, ma ; RV32-NEXT: vmadd.vv v24, v8, v16 ; RV32-NEXT: vsetvli zero, zero, e64, m8, tu, ma ; RV32-NEXT: vmv.v.v v8, v24 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv8i64_unmasked: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m8, tu, ma ; RV64-NEXT: vmadd.vx v8, a0, v16 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.merge.nxv8i64( %allones, %y, %a, i32 %evl) ret %u } define @vmadd_vv_nxv8i64_ta( %a, %b, %c, %m, i32 zeroext %evl) { ; CHECK-LABEL: vmadd_vv_nxv8i64_ta: ; CHECK: # %bb.0: ; CHECK-NEXT: vl8re64.v v24, (a0) ; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma ; CHECK-NEXT: vmacc.vv v24, v8, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v24, v0 ; CHECK-NEXT: ret %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %b, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i64( %m, %y, %a, i32 %evl) ret %u } define @vmadd_vx_nxv8i64_ta( %a, i64 %b, %c, %m, i32 zeroext %evl) { ; RV32-LABEL: vmadd_vx_nxv8i64_ta: ; RV32: # %bb.0: ; RV32-NEXT: addi sp, sp, -16 ; RV32-NEXT: .cfi_def_cfa_offset 16 ; RV32-NEXT: sw a1, 12(sp) ; RV32-NEXT: sw a0, 8(sp) ; RV32-NEXT: addi a0, sp, 8 ; RV32-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV32-NEXT: vlse64.v v24, (a0), zero ; RV32-NEXT: vsetvli zero, a2, e64, m8, ta, ma ; RV32-NEXT: vmadd.vv v24, v8, v16 ; RV32-NEXT: vmerge.vvm v8, v8, v24, v0 ; RV32-NEXT: addi sp, sp, 16 ; RV32-NEXT: ret ; ; RV64-LABEL: vmadd_vx_nxv8i64_ta: ; RV64: # %bb.0: ; RV64-NEXT: vsetvli zero, a1, e64, m8, ta, ma ; RV64-NEXT: vmacc.vx v16, a0, v8 ; RV64-NEXT: vmerge.vvm v8, v8, v16, v0 ; RV64-NEXT: ret %elt.head = insertelement poison, i64 %b, i32 0 %vb = shufflevector %elt.head, poison, zeroinitializer %splat = insertelement poison, i1 -1, i32 0 %allones = shufflevector %splat, poison, zeroinitializer %x = call @llvm.vp.mul.nxv8i64( %a, %vb, %allones, i32 %evl) %y = call @llvm.vp.add.nxv8i64( %x, %c, %allones, i32 %evl) %u = call @llvm.vp.select.nxv8i64( %m, %y, %a, i32 %evl) ret %u }