; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+v -target-abi=ilp32 \ ; RUN: -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+v -target-abi=lp64 \ ; RUN: -verify-machineinstrs < %s | FileCheck %s define @vnsrl_wx_i64_nxv1i32( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %x = lshr %va, %splat %y = trunc %x to ret %y } define @vnsrl_wx_i64_nxv2i32( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %x = lshr %va, %splat %y = trunc %x to ret %y } define @vnsrl_wx_i64_nxv4i32( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %x = lshr %va, %splat %y = trunc %x to ret %y } define @vnsrl_wx_i64_nxv8i32( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %x = lshr %va, %splat %y = trunc %x to ret %y } define @vnsrl_wv_nxv1i32_sext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv1i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wv v8, v8, v9 ; CHECK-NEXT: ret %vc = sext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv1i32_sext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv1i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv1i32_sext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv1i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv1i32_sext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv1i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv1i32_sext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv1i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wi v8, v8, 15 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv2i32_sext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv2i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wv v11, v8, v10 ; CHECK-NEXT: vmv.v.v v8, v11 ; CHECK-NEXT: ret %vc = sext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv2i32_sext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv2i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv2i32_sext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv2i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv2i32_sext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv2i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv2i32_sext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv2i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wi v10, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv4i32_sext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv4i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wv v14, v8, v12 ; CHECK-NEXT: vmv.v.v v8, v14 ; CHECK-NEXT: ret %vc = sext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv4i32_sext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv4i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv4i32_sext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv4i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv4i32_sext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv4i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv4i32_sext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv4i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wi v12, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv8i32_sext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv8i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wv v20, v8, v16 ; CHECK-NEXT: vmv.v.v v8, v20 ; CHECK-NEXT: ret %vc = sext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv8i32_sext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv8i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv8i32_sext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv8i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv8i32_sext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv8i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv8i32_sext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv8i32_sext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wi v16, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv1i32_zext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv1i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wv v8, v8, v9 ; CHECK-NEXT: ret %vc = zext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv1i32_zext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv1i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv1i32_zext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv1i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv1i32_zext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv1i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv1i32_zext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv1i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vnsrl.wi v8, v8, 15 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv2i32_zext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv2i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wv v11, v8, v10 ; CHECK-NEXT: vmv.v.v v8, v11 ; CHECK-NEXT: ret %vc = zext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv2i32_zext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv2i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv2i32_zext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv2i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv2i32_zext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv2i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wx v10, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv2i32_zext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv2i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vnsrl.wi v10, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv4i32_zext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv4i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wv v14, v8, v12 ; CHECK-NEXT: vmv.v.v v8, v14 ; CHECK-NEXT: ret %vc = zext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv4i32_zext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv4i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv4i32_zext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv4i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv4i32_zext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv4i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wx v12, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv4i32_zext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv4i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vnsrl.wi v12, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wv_nxv8i32_zext( %va, %vb) { ; CHECK-LABEL: vnsrl_wv_nxv8i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wv v20, v8, v16 ; CHECK-NEXT: vmv.v.v v8, v20 ; CHECK-NEXT: ret %vc = zext %vb to %x = lshr %va, %vc %y = trunc %x to ret %y } define @vnsrl_wx_i32_nxv8i32_zext( %va, i32 %b) { ; CHECK-LABEL: vnsrl_wx_i32_nxv8i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i16_nxv8i32_zext( %va, i16 %b) { ; CHECK-LABEL: vnsrl_wx_i16_nxv8i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i8_nxv8i32_zext( %va, i8 %b) { ; CHECK-LABEL: vnsrl_wx_i8_nxv8i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wx v16, v8, a0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = sext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wi_i32_nxv8i32_zext( %va) { ; CHECK-LABEL: vnsrl_wi_i32_nxv8i32_zext: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vnsrl.wi v16, v8, 15 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i32 15, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = zext %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i64_nxv1i16( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = trunc %splat to %x = lshr %va, %vb %y = trunc %x to ret %y } define @vnsrl_wx_i64_nxv1i8( %va, i64 %b) { ; CHECK-LABEL: vnsrl_wx_i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vnsrl.wx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vb = trunc %splat to %x = lshr %va, %vb %y = trunc %x to ret %y }