; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v,+zvksh \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v,+zvksh \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK declare @llvm.riscv.vsm3c.nxv8i32.i32( , , iXLen, iXLen, iXLen) define @intrinsic_vsm3c_vi_nxv8i32_i32( %0, %1, iXLen %2) nounwind { ; CHECK-LABEL: intrinsic_vsm3c_vi_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m4, tu, ma ; CHECK-NEXT: vsm3c.vi v8, v12, 2 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vsm3c.nxv8i32.i32( %0, %1, iXLen 2, iXLen %2, iXLen 2) ret %a } declare @llvm.riscv.vsm3c.nxv16i32.i32( , , iXLen, iXLen, iXLen) define @intrinsic_vsm3c_vi_nxv16i32_i32( %0, %1, iXLen %2) nounwind { ; CHECK-LABEL: intrinsic_vsm3c_vi_nxv16i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m8, tu, ma ; CHECK-NEXT: vsm3c.vi v8, v16, 2 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vsm3c.nxv16i32.i32( %0, %1, iXLen 2, iXLen %2, iXLen 2) ret %a }