; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v,+zvksh \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v,+zvksh \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK declare @llvm.riscv.vsm3me.nxv8i32.nxv8i32( , , , iXLen) define @intrinsic_vsm3me_vv_nxv8i32_nxv8i32( %0, %1, iXLen %2) nounwind { ; CHECK-LABEL: intrinsic_vsm3me_vv_nxv8i32_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma ; CHECK-NEXT: vsm3me.vv v8, v8, v12 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vsm3me.nxv8i32.nxv8i32( undef, %0, %1, iXLen %2) ret %a } declare @llvm.riscv.vsm3me.nxv16i32.nxv16i32( , , , iXLen) define @intrinsic_vsm3me_vv_nxv16i32_nxv16i32( %0, %1, iXLen %2) nounwind { ; CHECK-LABEL: intrinsic_vsm3me_vv_nxv16i32_nxv16i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a0, e32, m8, ta, ma ; CHECK-NEXT: vsm3me.vv v8, v8, v16 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vsm3me.nxv16i32.nxv16i32( undef, %0, %1, iXLen %2) ret %a }