; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+v -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+v -verify-machineinstrs < %s | FileCheck %s define @vsrl_vx_nxv1i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv1i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv2i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv4i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv8i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv16i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv32i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv32i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv32i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv64i8( %va, i8 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv64i8_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv64i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m8, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i8 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv1i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv2i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv4i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv8i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv16i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv32i16( %va, i16 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv32i16_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv32i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 6 ; CHECK-NEXT: ret %head = insertelement poison, i16 6, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i32( %va, i32 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i32_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv1i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i32( %va, i32 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i32_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv2i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i32( %va, i32 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i32_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv4i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i32( %va, i32 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i32_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv8i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i32( %va, i32 signext %b) { ; CHECK-LABEL: vsrl_vx_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv16i32_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv16i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i64( %va, i64 %b) { ; CHECK-LABEL: vsrl_vx_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i64_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv1i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i64 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv1i64_1( %va) { ; CHECK-LABEL: vsrl_vx_nxv1i64_1: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 32 ; CHECK-NEXT: vsetvli a1, zero, e64, m1, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 32, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i64( %va, i64 %b) { ; CHECK-LABEL: vsrl_vx_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i64_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv2i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i64 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv2i64_1( %va) { ; CHECK-LABEL: vsrl_vx_nxv2i64_1: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 32 ; CHECK-NEXT: vsetvli a1, zero, e64, m2, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 32, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i64( %va, i64 %b) { ; CHECK-LABEL: vsrl_vx_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i64_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv4i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i64 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv4i64_1( %va) { ; CHECK-LABEL: vsrl_vx_nxv4i64_1: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 32 ; CHECK-NEXT: vsetvli a1, zero, e64, m4, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 32, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i64( %va, i64 %b) { ; CHECK-LABEL: vsrl_vx_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i64_0( %va) { ; CHECK-LABEL: vsrl_vx_nxv8i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vsrl.vi v8, v8, 31 ; CHECK-NEXT: ret %head = insertelement poison, i64 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vx_nxv8i64_1( %va) { ; CHECK-LABEL: vsrl_vx_nxv8i64_1: ; CHECK: # %bb.0: ; CHECK-NEXT: li a0, 32 ; CHECK-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement poison, i64 32, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = lshr %va, %splat ret %vc } define @vsrl_vv_mask_nxv4i32( %va, %vb, %mask) { ; CHECK-LABEL: vsrl_vv_mask_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, mu ; CHECK-NEXT: vsrl.vv v8, v8, v12, v0.t ; CHECK-NEXT: ret %vs = select %mask, %vb, zeroinitializer %vc = lshr %va, %vs ret %vc } define @vsrl_vx_mask_nxv8i32( %va, i32 signext %b, %mask) { ; CHECK-LABEL: vsrl_vx_mask_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, mu ; CHECK-NEXT: vsrl.vx v8, v8, a0, v0.t ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vs = select %mask, %splat, zeroinitializer %vc = lshr %va, %vs ret %vc } define @vsrl_vi_mask_nxv8i32( %va, %mask) { ; CHECK-LABEL: vsrl_vi_mask_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, mu ; CHECK-NEXT: vsrl.vi v8, v8, 31, v0.t ; CHECK-NEXT: ret %head = insertelement poison, i32 31, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vs = select %mask, %splat, zeroinitializer %vc = lshr %va, %vs ret %vc }