; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s --mattr=+mve.fp -o - | FileCheck %s target triple = "thumbv8.1m.main-none-none-eabi" ; Expected to not transform define arm_aapcs_vfpcc <2 x half> @complex_add_v2f16(<2 x half> %a, <2 x half> %b) { ; CHECK-LABEL: complex_add_v2f16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmovx.f16 s2, s4 ; CHECK-NEXT: vadd.f16 s2, s2, s0 ; CHECK-NEXT: vmovx.f16 s0, s0 ; CHECK-NEXT: vsub.f16 s0, s4, s0 ; CHECK-NEXT: vins.f16 s0, s2 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <2 x half> %a, <2 x half> zeroinitializer, <1 x i32> %a.imag = shufflevector <2 x half> %a, <2 x half> zeroinitializer, <1 x i32> %b.real = shufflevector <2 x half> %b, <2 x half> zeroinitializer, <1 x i32> %b.imag = shufflevector <2 x half> %b, <2 x half> zeroinitializer, <1 x i32> %0 = fsub fast <1 x half> %b.real, %a.imag %1 = fadd fast <1 x half> %b.imag, %a.real %interleaved.vec = shufflevector <1 x half> %0, <1 x half> %1, <2 x i32> ret <2 x half> %interleaved.vec } ; Expected to not transform define arm_aapcs_vfpcc <4 x half> @complex_add_v4f16(<4 x half> %a, <4 x half> %b) { ; CHECK-LABEL: complex_add_v4f16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmovx.f16 s12, s4 ; CHECK-NEXT: vmovx.f16 s2, s5 ; CHECK-NEXT: vmovx.f16 s8, s0 ; CHECK-NEXT: vins.f16 s12, s2 ; CHECK-NEXT: vmovx.f16 s2, s1 ; CHECK-NEXT: vins.f16 s0, s1 ; CHECK-NEXT: vins.f16 s8, s2 ; CHECK-NEXT: vins.f16 s4, s5 ; CHECK-NEXT: vadd.f16 q3, q3, q0 ; CHECK-NEXT: vsub.f16 q0, q1, q2 ; CHECK-NEXT: vmovx.f16 s1, s0 ; CHECK-NEXT: vmovx.f16 s2, s12 ; CHECK-NEXT: vins.f16 s0, s12 ; CHECK-NEXT: vins.f16 s1, s2 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <4 x half> %a, <4 x half> zeroinitializer, <2 x i32> %a.imag = shufflevector <4 x half> %a, <4 x half> zeroinitializer, <2 x i32> %b.real = shufflevector <4 x half> %b, <4 x half> zeroinitializer, <2 x i32> %b.imag = shufflevector <4 x half> %b, <4 x half> zeroinitializer, <2 x i32> %0 = fsub fast <2 x half> %b.real, %a.imag %1 = fadd fast <2 x half> %b.imag, %a.real %interleaved.vec = shufflevector <2 x half> %0, <2 x half> %1, <4 x i32> ret <4 x half> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <8 x half> @complex_add_v8f16(<8 x half> %a, <8 x half> %b) { ; CHECK-LABEL: complex_add_v8f16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vcadd.f16 q0, q1, q0, #90 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <8 x half> %a, <8 x half> zeroinitializer, <4 x i32> %a.imag = shufflevector <8 x half> %a, <8 x half> zeroinitializer, <4 x i32> %b.real = shufflevector <8 x half> %b, <8 x half> zeroinitializer, <4 x i32> %b.imag = shufflevector <8 x half> %b, <8 x half> zeroinitializer, <4 x i32> %0 = fsub fast <4 x half> %b.real, %a.imag %1 = fadd fast <4 x half> %b.imag, %a.real %interleaved.vec = shufflevector <4 x half> %0, <4 x half> %1, <8 x i32> ret <8 x half> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <16 x half> @complex_add_v16f16(<16 x half> %a, <16 x half> %b) { ; CHECK-LABEL: complex_add_v16f16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vcadd.f16 q0, q2, q0, #90 ; CHECK-NEXT: vcadd.f16 q1, q3, q1, #90 ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <16 x half> %a, <16 x half> zeroinitializer, <8 x i32> %a.imag = shufflevector <16 x half> %a, <16 x half> zeroinitializer, <8 x i32> %b.real = shufflevector <16 x half> %b, <16 x half> zeroinitializer, <8 x i32> %b.imag = shufflevector <16 x half> %b, <16 x half> zeroinitializer, <8 x i32> %0 = fsub fast <8 x half> %b.real, %a.imag %1 = fadd fast <8 x half> %b.imag, %a.real %interleaved.vec = shufflevector <8 x half> %0, <8 x half> %1, <16 x i32> ret <16 x half> %interleaved.vec } ; Expected to transform define arm_aapcs_vfpcc <32 x half> @complex_add_v32f16(<32 x half> %a, <32 x half> %b) { ; CHECK-LABEL: complex_add_v32f16: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: .vsave {d8, d9} ; CHECK-NEXT: vpush {d8, d9} ; CHECK-NEXT: add r0, sp, #16 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #32 ; CHECK-NEXT: vcadd.f16 q0, q4, q0, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #48 ; CHECK-NEXT: vcadd.f16 q1, q4, q1, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: add r0, sp, #64 ; CHECK-NEXT: vcadd.f16 q2, q4, q2, #90 ; CHECK-NEXT: vldrw.u32 q4, [r0] ; CHECK-NEXT: vcadd.f16 q3, q4, q3, #90 ; CHECK-NEXT: vpop {d8, d9} ; CHECK-NEXT: bx lr entry: %a.real = shufflevector <32 x half> %a, <32 x half> zeroinitializer, <16 x i32> %a.imag = shufflevector <32 x half> %a, <32 x half> zeroinitializer, <16 x i32> %b.real = shufflevector <32 x half> %b, <32 x half> zeroinitializer, <16 x i32> %b.imag = shufflevector <32 x half> %b, <32 x half> zeroinitializer, <16 x i32> %0 = fsub fast <16 x half> %b.real, %a.imag %1 = fadd fast <16 x half> %b.imag, %a.real %interleaved.vec = shufflevector <16 x half> %0, <16 x half> %1, <32 x i32> ret <32 x half> %interleaved.vec }