// RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sme 2>&1 < %s| FileCheck %s // ------------------------------------------------------------------------- // // Invalid tile (expected: za[0-7]h.d or za[0-7]v.d) st1d {za8h.d[w12, 0]}, p0, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: unexpected token in argument list // CHECK-NEXT: st1d {za8h.d[w12, 0]}, p0, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za[w12, 0]}, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid matrix operand, expected za[0-7]h.d or za[0-7]v.d // CHECK-NEXT: st1d {za[w12, 0]}, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za3h.s[w12, 0]}, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid matrix operand, expected za[0-7]h.d or za[0-7]v.d // CHECK-NEXT: st1d {za3h.s[w12, 0]}, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Invalid vector select register (expected: w12-w15) st1d {za0h.d[w11, 0]}, p0, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: operand must be a register in range [w12, w15] // CHECK-NEXT: st1d {za0h.d[w11, 0]}, p0, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za0h.d[w16, 0]}, p0, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: operand must be a register in range [w12, w15] // CHECK-NEXT: st1d {za0h.d[w16, 0]}, p0, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Invalid vector select offset (expected: 0-1) st1d {za0h.d[w12]}, p0, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [0, 1]. // CHECK-NEXT: st1d {za0h.d[w12]}, p0, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za0h.d[w12, 2]}, p0, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [0, 1]. // CHECK-NEXT: st1d {za0h.d[w12, 2]}, p0, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Invalid predicate (expected: p0-p7) st1d {za0h.d[w12, 0]}, p8, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid restricted predicate register, expected p0..p7 (without element suffix) // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p8, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Unexpected predicate qualifier st1d {za0h.d[w12, 0]}, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za0h.d[w12, 0]}, p0/m, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p0/m, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Invalid memory operands st1d {za0h.d[w12, 0]}, p0, [w0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p0, [w0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za0h.d[w12, 0]}, p0, [x0, w0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 or xzr, with required shift 'lsl #3' // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p0, [x0, w0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: st1d {za0h.d[w12, 0]}, p0, [x0, x0, lsl #4] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 or xzr, with required shift 'lsl #3' // CHECK-NEXT: st1d {za0h.d[w12, 0]}, p0, [x0, x0, lsl #4] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: