// RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sve < %s \ // RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST // RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sme < %s \ // RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST // RUN: not llvm-mc -triple=aarch64 -show-encoding < %s 2>&1 \ // RUN: | FileCheck %s --check-prefix=CHECK-ERROR // RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \ // RUN: | llvm-objdump --no-print-imm-hex -d --mattr=+sve - | FileCheck %s --check-prefix=CHECK-INST // RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \ // RUN: | llvm-objdump --no-print-imm-hex -d --mattr=-sve - | FileCheck %s --check-prefix=CHECK-UNKNOWN // ---------------------------------------------------------------------------// // Test 64-bit form (x0) and its aliases // ---------------------------------------------------------------------------// sqdecd x0 // CHECK-INST: sqdecd x0 // CHECK-ENCODING: [0xe0,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fbe0 sqdecd x0, all // CHECK-INST: sqdecd x0 // CHECK-ENCODING: [0xe0,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fbe0 sqdecd x0, all, mul #1 // CHECK-INST: sqdecd x0 // CHECK-ENCODING: [0xe0,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fbe0 sqdecd x0, all, mul #16 // CHECK-INST: sqdecd x0, all, mul #16 // CHECK-ENCODING: [0xe0,0xfb,0xff,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04fffbe0 // ---------------------------------------------------------------------------// // Test 32-bit form (x0, w0) and its aliases // ---------------------------------------------------------------------------// sqdecd x0, w0 // CHECK-INST: sqdecd x0, w0 // CHECK-ENCODING: [0xe0,0xfb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0fbe0 sqdecd x0, w0, all // CHECK-INST: sqdecd x0, w0 // CHECK-ENCODING: [0xe0,0xfb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0fbe0 sqdecd x0, w0, all, mul #1 // CHECK-INST: sqdecd x0, w0 // CHECK-ENCODING: [0xe0,0xfb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0fbe0 sqdecd x0, w0, all, mul #16 // CHECK-INST: sqdecd x0, w0, all, mul #16 // CHECK-ENCODING: [0xe0,0xfb,0xef,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04effbe0 sqdecd x0, w0, pow2 // CHECK-INST: sqdecd x0, w0, pow2 // CHECK-ENCODING: [0x00,0xf8,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0f800 sqdecd x0, w0, pow2, mul #16 // CHECK-INST: sqdecd x0, w0, pow2, mul #16 // CHECK-ENCODING: [0x00,0xf8,0xef,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04eff800 // ---------------------------------------------------------------------------// // Test vector form and aliases. // ---------------------------------------------------------------------------// sqdecd z0.d // CHECK-INST: sqdecd z0.d // CHECK-ENCODING: [0xe0,0xcb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0cbe0 sqdecd z0.d, all // CHECK-INST: sqdecd z0.d // CHECK-ENCODING: [0xe0,0xcb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0cbe0 sqdecd z0.d, all, mul #1 // CHECK-INST: sqdecd z0.d // CHECK-ENCODING: [0xe0,0xcb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0cbe0 sqdecd z0.d, all, mul #16 // CHECK-INST: sqdecd z0.d, all, mul #16 // CHECK-ENCODING: [0xe0,0xcb,0xef,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04efcbe0 sqdecd z0.d, pow2 // CHECK-INST: sqdecd z0.d, pow2 // CHECK-ENCODING: [0x00,0xc8,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0c800 sqdecd z0.d, pow2, mul #16 // CHECK-INST: sqdecd z0.d, pow2, mul #16 // CHECK-ENCODING: [0x00,0xc8,0xef,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04efc800 // ---------------------------------------------------------------------------// // Test all patterns for 64-bit form // ---------------------------------------------------------------------------// sqdecd x0, pow2 // CHECK-INST: sqdecd x0, pow2 // CHECK-ENCODING: [0x00,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f800 sqdecd x0, vl1 // CHECK-INST: sqdecd x0, vl1 // CHECK-ENCODING: [0x20,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f820 sqdecd x0, vl2 // CHECK-INST: sqdecd x0, vl2 // CHECK-ENCODING: [0x40,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f840 sqdecd x0, vl3 // CHECK-INST: sqdecd x0, vl3 // CHECK-ENCODING: [0x60,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f860 sqdecd x0, vl4 // CHECK-INST: sqdecd x0, vl4 // CHECK-ENCODING: [0x80,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f880 sqdecd x0, vl5 // CHECK-INST: sqdecd x0, vl5 // CHECK-ENCODING: [0xa0,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f8a0 sqdecd x0, vl6 // CHECK-INST: sqdecd x0, vl6 // CHECK-ENCODING: [0xc0,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f8c0 sqdecd x0, vl7 // CHECK-INST: sqdecd x0, vl7 // CHECK-ENCODING: [0xe0,0xf8,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f8e0 sqdecd x0, vl8 // CHECK-INST: sqdecd x0, vl8 // CHECK-ENCODING: [0x00,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f900 sqdecd x0, vl16 // CHECK-INST: sqdecd x0, vl16 // CHECK-ENCODING: [0x20,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f920 sqdecd x0, vl32 // CHECK-INST: sqdecd x0, vl32 // CHECK-ENCODING: [0x40,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f940 sqdecd x0, vl64 // CHECK-INST: sqdecd x0, vl64 // CHECK-ENCODING: [0x60,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f960 sqdecd x0, vl128 // CHECK-INST: sqdecd x0, vl128 // CHECK-ENCODING: [0x80,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f980 sqdecd x0, vl256 // CHECK-INST: sqdecd x0, vl256 // CHECK-ENCODING: [0xa0,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f9a0 sqdecd x0, #14 // CHECK-INST: sqdecd x0, #14 // CHECK-ENCODING: [0xc0,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f9c0 sqdecd x0, #15 // CHECK-INST: sqdecd x0, #15 // CHECK-ENCODING: [0xe0,0xf9,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0f9e0 sqdecd x0, #16 // CHECK-INST: sqdecd x0, #16 // CHECK-ENCODING: [0x00,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fa00 sqdecd x0, #17 // CHECK-INST: sqdecd x0, #17 // CHECK-ENCODING: [0x20,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fa20 sqdecd x0, #18 // CHECK-INST: sqdecd x0, #18 // CHECK-ENCODING: [0x40,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fa40 sqdecd x0, #19 // CHECK-INST: sqdecd x0, #19 // CHECK-ENCODING: [0x60,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fa60 sqdecd x0, #20 // CHECK-INST: sqdecd x0, #20 // CHECK-ENCODING: [0x80,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fa80 sqdecd x0, #21 // CHECK-INST: sqdecd x0, #21 // CHECK-ENCODING: [0xa0,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0faa0 sqdecd x0, #22 // CHECK-INST: sqdecd x0, #22 // CHECK-ENCODING: [0xc0,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fac0 sqdecd x0, #23 // CHECK-INST: sqdecd x0, #23 // CHECK-ENCODING: [0xe0,0xfa,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fae0 sqdecd x0, #24 // CHECK-INST: sqdecd x0, #24 // CHECK-ENCODING: [0x00,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fb00 sqdecd x0, #25 // CHECK-INST: sqdecd x0, #25 // CHECK-ENCODING: [0x20,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fb20 sqdecd x0, #26 // CHECK-INST: sqdecd x0, #26 // CHECK-ENCODING: [0x40,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fb40 sqdecd x0, #27 // CHECK-INST: sqdecd x0, #27 // CHECK-ENCODING: [0x60,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fb60 sqdecd x0, #28 // CHECK-INST: sqdecd x0, #28 // CHECK-ENCODING: [0x80,0xfb,0xf0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04f0fb80 // --------------------------------------------------------------------------// // Test compatibility with MOVPRFX instruction. movprfx z0, z7 // CHECK-INST: movprfx z0, z7 // CHECK-ENCODING: [0xe0,0xbc,0x20,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 0420bce0 sqdecd z0.d // CHECK-INST: sqdecd z0.d // CHECK-ENCODING: [0xe0,0xcb,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0cbe0 movprfx z0, z7 // CHECK-INST: movprfx z0, z7 // CHECK-ENCODING: [0xe0,0xbc,0x20,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 0420bce0 sqdecd z0.d, pow2, mul #16 // CHECK-INST: sqdecd z0.d, pow2, mul #16 // CHECK-ENCODING: [0x00,0xc8,0xef,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04efc800 movprfx z0, z7 // CHECK-INST: movprfx z0, z7 // CHECK-ENCODING: [0xe0,0xbc,0x20,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 0420bce0 sqdecd z0.d, pow2 // CHECK-INST: sqdecd z0.d, pow2 // CHECK-ENCODING: [0x00,0xc8,0xe0,0x04] // CHECK-ERROR: instruction requires: sve or sme // CHECK-UNKNOWN: 04e0c800