55 lines
1.8 KiB
LLVM
55 lines
1.8 KiB
LLVM
; RUN: not llc --mtriple=loongarch64 --mattr=+lsx < %s 2>&1 | FileCheck %s
|
|
|
|
declare <8 x i16> @llvm.loongarch.lsx.vsllwil.h.b(<16 x i8>, i32)
|
|
|
|
define <8 x i16> @lsx_vsllwil_h_b(<16 x i8> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <8 x i16> @llvm.loongarch.lsx.vsllwil.h.b(<16 x i8> %va, i32 %b)
|
|
ret <8 x i16> %res
|
|
}
|
|
|
|
declare <4 x i32> @llvm.loongarch.lsx.vsllwil.w.h(<8 x i16>, i32)
|
|
|
|
define <4 x i32> @lsx_vsllwil_w_h(<8 x i16> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <4 x i32> @llvm.loongarch.lsx.vsllwil.w.h(<8 x i16> %va, i32 %b)
|
|
ret <4 x i32> %res
|
|
}
|
|
|
|
declare <2 x i64> @llvm.loongarch.lsx.vsllwil.d.w(<4 x i32>, i32)
|
|
|
|
define <2 x i64> @lsx_vsllwil_d_w(<4 x i32> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <2 x i64> @llvm.loongarch.lsx.vsllwil.d.w(<4 x i32> %va, i32 %b)
|
|
ret <2 x i64> %res
|
|
}
|
|
|
|
declare <8 x i16> @llvm.loongarch.lsx.vsllwil.hu.bu(<16 x i8>, i32)
|
|
|
|
define <8 x i16> @lsx_vsllwil_hu_bu(<16 x i8> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <8 x i16> @llvm.loongarch.lsx.vsllwil.hu.bu(<16 x i8> %va, i32 %b)
|
|
ret <8 x i16> %res
|
|
}
|
|
|
|
declare <4 x i32> @llvm.loongarch.lsx.vsllwil.wu.hu(<8 x i16>, i32)
|
|
|
|
define <4 x i32> @lsx_vsllwil_wu_hu(<8 x i16> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <4 x i32> @llvm.loongarch.lsx.vsllwil.wu.hu(<8 x i16> %va, i32 %b)
|
|
ret <4 x i32> %res
|
|
}
|
|
|
|
declare <2 x i64> @llvm.loongarch.lsx.vsllwil.du.wu(<4 x i32>, i32)
|
|
|
|
define <2 x i64> @lsx_vsllwil_du_wu(<4 x i32> %va, i32 %b) nounwind {
|
|
; CHECK: immarg operand has non-immediate parameter
|
|
entry:
|
|
%res = call <2 x i64> @llvm.loongarch.lsx.vsllwil.du.wu(<4 x i32> %va, i32 %b)
|
|
ret <2 x i64> %res
|
|
}
|