bolt/deps/llvm-18.1.8/llvm/test/CodeGen/AArch64/arm64-vcvtxd_f32_f64.ll
2025-02-14 19:21:04 +01:00

11 lines
317 B
LLVM

; RUN: llc < %s -mtriple=arm64-eabi | FileCheck %s
define float @fcvtxn(double %a) {
; CHECK-LABEL: fcvtxn:
; CHECK: fcvtxn s0, d0
; CHECK-NEXT: ret
%vcvtxd.i = tail call float @llvm.aarch64.sisd.fcvtxn(double %a) nounwind
ret float %vcvtxd.i
}
declare float @llvm.aarch64.sisd.fcvtxn(double) nounwind readnone