bolt/deps/llvm-18.1.8/llvm/test/CodeGen/Hexagon/not-op.ll
2025-02-14 19:21:04 +01:00

13 lines
291 B
LLVM

; RUN: llc -march=hexagon < %s | FileCheck %s
; CHECK: r{{[0-9]+}} = sub(#-1,r{{[0-9]+}})
define i32 @f0(i32 %a0) #0 {
b0:
%v0 = alloca i32, align 4
store i32 %a0, ptr %v0, align 4
%v1 = load i32, ptr %v0, align 4
%v2 = xor i32 %v1, -1
ret i32 %v2
}
attributes #0 = { nounwind }